Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp3432167pxb; Mon, 4 Apr 2022 16:49:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw6HRUFiwrJ0ekOB0SMUezktzZ/XVG64Xdea2HO6tUvoqt6kbZEBLUu1hFS6+0kKRagXZzL X-Received: by 2002:a05:6a00:1593:b0:4fb:344:2c40 with SMTP id u19-20020a056a00159300b004fb03442c40mr713195pfk.44.1649116175797; Mon, 04 Apr 2022 16:49:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649116175; cv=none; d=google.com; s=arc-20160816; b=p8mCPosvYYGl01usab35z6ycETKlTstHWO1hyKDG1HuEw8st/+nDd3ACK12kQVpYUd H9jZgV6/OqsCKz2Xvle7g/NYHxF6TzvPUoZl5nBmJ5qCRBhdmvpm+iM+ehHqpiNkOG26 ICM65V2ltuWrNVw7qbKDKjv8qHZVN2doUgwoUFdwtlsChEeiQP8QZ7GkFQsU6razqZLj /eB62cOtiffXHW04jepiV8j0YXfYWZDC8aiCr1RkHOAf9X/JngYNXoCx7znGyuEwmJBC cYixdJ0iuOtptgu17UOgD8SxyVGSWhawqeYIm0XccURqwUhwSbudLS9Zyas/RfEtMRDk 2j3A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=dtYXoB9k65DDzh/3GNKkILqrWJ73ElQye4xmaYveacg=; b=BZS4cpp6J7dJ6TCb4gSJX4IVB/yyXNJI3Et+LggvFeUNhYgopYAg/3OsCD40mKRt9K 9MkNIXTk6chrS3keNVdlHjKLllCZlvqSOyVfX1RPnZxOQtMLgzHIUw7oPKGto5V0KV6F l/nu5HOY2ah8tVTjZwx7ZtQT+fSlom6UEzcqQWLhI7TBXyXsvyA73LZpjF8moruCpjCo kcJK+VzfYRn7dJ76cM56M7P6hi2F0ZbeJ/lrti81z9iHaytnAAUZweE6BoHucdzTFDcM qFNyEIB5Z1KbAYX7R8OttuvG0CQL3GFL5KYpVr1lrDiublziOpms0DQ2q82MusxWKJpz 2ucQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=AOttoDHV; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id h128-20020a625386000000b004fa8a73c6ecsi10484205pfb.180.2022.04.04.16.49.34 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 04 Apr 2022 16:49:35 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=AOttoDHV; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 5BAF75A0A7; Mon, 4 Apr 2022 16:35:00 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1353158AbiDAWBF (ORCPT + 99 others); Fri, 1 Apr 2022 18:01:05 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53274 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1352882AbiDAWAv (ORCPT ); Fri, 1 Apr 2022 18:00:51 -0400 Received: from ssl.serverraum.org (ssl.serverraum.org [IPv6:2a01:4f8:151:8464::1:2]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D71961C1EF9; Fri, 1 Apr 2022 14:59:00 -0700 (PDT) Received: from mwalle01.kontron.local. (unknown [213.135.10.150]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange ECDHE (P-384) server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by ssl.serverraum.org (Postfix) with ESMTPSA id 9438922246; Fri, 1 Apr 2022 23:58:57 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=walle.cc; s=mail2016061301; t=1648850337; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=dtYXoB9k65DDzh/3GNKkILqrWJ73ElQye4xmaYveacg=; b=AOttoDHVGKNrIW9SkuZqEPzuVRaCEQqLdMmGpytqH+LYUJhScJXTebbcswvDHJKIVy3gKs f/U5EmJQdAHPyjUDSI2x1edDHRAiF3mw/LQ/3YPwK4Hy0A67KMtr4DC0uSGDy0L+y7VtpV 1YK++om7YQ60ZZP5BpW/kNVetXqS7C0= From: Michael Walle To: "David S . Miller" , Jakub Kicinski , Paolo Abeni , Rob Herring , Krzysztof Kozlowski , Andrew Lunn , Heiner Kallweit , Russell King , Alexandre Belloni Cc: netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Michael Walle Subject: [PATCH RFC net-next v2 1/3] dt-bindings: net: convert mscc-miim to YAML format Date: Fri, 1 Apr 2022 23:58:32 +0200 Message-Id: <20220401215834.3757692-2-michael@walle.cc> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20220401215834.3757692-1-michael@walle.cc> References: <20220401215834.3757692-1-michael@walle.cc> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the mscc-miim device tree binding to the new YAML format. The original binding don't mention if the interrupt property is optional or not. But on the SparX-5 SoC, for example, the interrupt property isn't used, thus in the new binding that property is optional. FWIW the driver doesn't use interrupts at all. Signed-off-by: Michael Walle --- .../devicetree/bindings/net/mscc,miim.yaml | 56 +++++++++++++++++++ .../devicetree/bindings/net/mscc-miim.txt | 26 --------- 2 files changed, 56 insertions(+), 26 deletions(-) create mode 100644 Documentation/devicetree/bindings/net/mscc,miim.yaml delete mode 100644 Documentation/devicetree/bindings/net/mscc-miim.txt diff --git a/Documentation/devicetree/bindings/net/mscc,miim.yaml b/Documentation/devicetree/bindings/net/mscc,miim.yaml new file mode 100644 index 000000000000..cdc39aa20683 --- /dev/null +++ b/Documentation/devicetree/bindings/net/mscc,miim.yaml @@ -0,0 +1,56 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/net/mscc,miim.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microsemi MII Management Controller (MIIM) + +maintainers: + - Alexandre Belloni + +allOf: + - $ref: "mdio.yaml#" + +properties: + compatible: + enum: + - mscc,ocelot-miim + - microchip,lan966x-miim + + "#address-cells": + const: 1 + + "#size-cells": + const: 0 + + reg: + items: + - description: base address + - description: associated reset register for internal PHYs + minItems: 1 + + interrupts: + maxItems: 1 + +required: + - compatible + - reg + - "#address-cells" + - "#size-cells" + +unevaluatedProperties: false + +examples: + - | + mdio@107009c { + compatible = "mscc,ocelot-miim"; + reg = <0x107009c 0x36>, <0x10700f0 0x8>; + interrupts = <14>; + #address-cells = <1>; + #size-cells = <0>; + + phy0: ethernet-phy@0 { + reg = <0>; + }; + }; diff --git a/Documentation/devicetree/bindings/net/mscc-miim.txt b/Documentation/devicetree/bindings/net/mscc-miim.txt deleted file mode 100644 index 70e0cb1ee485..000000000000 --- a/Documentation/devicetree/bindings/net/mscc-miim.txt +++ /dev/null @@ -1,26 +0,0 @@ -Microsemi MII Management Controller (MIIM) / MDIO -================================================= - -Properties: -- compatible: must be "mscc,ocelot-miim" or "microchip,lan966x-miim" -- reg: The base address of the MDIO bus controller register bank. Optionally, a - second register bank can be defined if there is an associated reset register - for internal PHYs -- #address-cells: Must be <1>. -- #size-cells: Must be <0>. MDIO addresses have no size component. -- interrupts: interrupt specifier (refer to the interrupt binding) - -Typically an MDIO bus might have several children. - -Example: - mdio@107009c { - #address-cells = <1>; - #size-cells = <0>; - compatible = "mscc,ocelot-miim"; - reg = <0x107009c 0x36>, <0x10700f0 0x8>; - interrupts = <14>; - - phy0: ethernet-phy@0 { - reg = <0>; - }; - }; -- 2.30.2