Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp575827pxb; Tue, 5 Apr 2022 14:37:54 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzKq/tl7wuhJleF49DqtKVuddrYpH9EpXIb7uheuFUEPdkbpRDa7IcSniQ/ONut0BLO+3n7 X-Received: by 2002:a65:4647:0:b0:399:11b1:810b with SMTP id k7-20020a654647000000b0039911b1810bmr4433409pgr.449.1649194674800; Tue, 05 Apr 2022 14:37:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649194674; cv=none; d=google.com; s=arc-20160816; b=Fjx52RRBjM7s/Wq54s0W7/ps+pzHZtuwMoEEpY3pUr5YUevaMGGtp8XngK4zRAoEnA 0sIz9lIpFk/4+xFJnqY5ojMd8tovfgT30sAvOe+jjD+Oi4R7IZH3A1pvIBaw1tnj9qIB idtih4GHmQFRIEQdB8hlFxuFLZ+8oeNw3v5Miy7cggiYDkfkMrj1vAl6LISSepO/XExu YXA6GobKBL7vyWBUvngp22iN7dPcdwnmXVsk/Mv7P8KRelnZylpV+ETNrjZdMILQHHZe jz/u7ntJZ3dUG4iLUUtSl9dbzOC9OIKvsxLW8hIHRz+EpqqnQI4nNqXXL+2/SALk6p6+ voTA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=ucBsEPltY9eSC64DbQJ8DwlIx2reohOENUnQiBsi4YI=; b=01TuJ5J5XvKvT23UlHllAr1C5YNQ5IbbP+XNYt22agD1k71ZPX2dVI2cKmd+UzwkSW 2v/7y5W9mlseCX/GrB1jz3pzokKnNJdwI1KC8kDiqNTjDHD7bPIFzD4m+9xtWap7hEv+ IPqS5q4KaP7vBfGuZusibvshxxf+vgK+YT7p5b9Xr9Ipdd6gNZXsi+5cPi19JFCaHXsp j3bAtVYQIgzFcPiZ6ynToByWbSj6n1GKWLMxovzUk99OZYM1Y0bXupPdUmfjsskAeFRi Gtt92Du5c8aHcTfy6eTI8xdBU+pMwVXDkfUHla2n9u/4Bo6MzDw95WkgOfVvmll21hxp s8BA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=NK7hbBBt; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e header.b="w6lE2cz/"; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id d15-20020a170902aa8f00b00153b691f326si13446684plr.364.2022.04.05.14.37.54 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 05 Apr 2022 14:37:54 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=NK7hbBBt; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e header.b="w6lE2cz/"; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 140BB1D332; Tue, 5 Apr 2022 14:27:43 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1376627AbiDELWn (ORCPT + 99 others); Tue, 5 Apr 2022 07:22:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42514 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241820AbiDEIsf (ORCPT ); Tue, 5 Apr 2022 04:48:35 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [193.142.43.55]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 67CDB2DD64; Tue, 5 Apr 2022 01:36:56 -0700 (PDT) Date: Tue, 05 Apr 2022 08:36:44 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1649147805; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=ucBsEPltY9eSC64DbQJ8DwlIx2reohOENUnQiBsi4YI=; b=NK7hbBBtmULO3BJ9Aftd7/bJRk7SUJsz5wDu5GrjceHZOUMJsatEI1CjGXvIPhRuG/bNKl sDncDgNsIQfGQdFcvmg7yCF1pfPs66hK3myyVJ+Ldr7lzOpNnEB/31NrzW5/erVzYMrZBA 3mUW06XEZ/ef86JcqnDsUKhelHKEkUyskXP/TiauVCfD5yUFGIS/LY97f41vEN7H0CiMqo UpxSM+bLoaNwU8spdappRRQw5FGbEDLnRqCiNFy5OgV8S2O7zG1K2k16sr1vW0wQZTYfHN Y/qeoX7ltqzYBT6L7wTpH+n66af055oOBXNZikMofYaVLxwc2tBUNaLgtO/3ow== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1649147805; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=ucBsEPltY9eSC64DbQJ8DwlIx2reohOENUnQiBsi4YI=; b=w6lE2cz/ue6SwuyYrx+QGx0iYuo2uSBbCFCfNdbz6R9cl5vsHl+8mS0JWKsRZh4yATKN3l XY+3xg8qGgPZasDA== From: "tip-bot2 for Stephane Eranian" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: perf/core] perf/core: Add perf_clear_branch_entry_bitfields() helper Cc: Stephane Eranian , "Peter Zijlstra (Intel)" , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20220322221517.2510440-2-eranian@google.com> References: <20220322221517.2510440-2-eranian@google.com> MIME-Version: 1.0 Message-ID: <164914780435.389.4936921314797335229.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the perf/core branch of tip: Commit-ID: bfe4daf850f45d92dcd3da477f0b0456620294c3 Gitweb: https://git.kernel.org/tip/bfe4daf850f45d92dcd3da477f0b0456620294c3 Author: Stephane Eranian AuthorDate: Tue, 22 Mar 2022 15:15:05 -07:00 Committer: Peter Zijlstra CommitterDate: Tue, 05 Apr 2022 10:24:36 +02:00 perf/core: Add perf_clear_branch_entry_bitfields() helper Make it simpler to reset all the info fields on the perf_branch_entry by adding a helper inline function. The goal is to centralize the initialization to avoid missing a field in case more are added. Signed-off-by: Stephane Eranian Signed-off-by: Peter Zijlstra (Intel) Link: https://lore.kernel.org/r/20220322221517.2510440-2-eranian@google.com --- arch/x86/events/intel/lbr.c | 36 +++++++++++++++++------------------- include/linux/perf_event.h | 16 ++++++++++++++++- 2 files changed, 33 insertions(+), 19 deletions(-) diff --git a/arch/x86/events/intel/lbr.c b/arch/x86/events/intel/lbr.c index fe1742c..13179f3 100644 --- a/arch/x86/events/intel/lbr.c +++ b/arch/x86/events/intel/lbr.c @@ -769,6 +769,7 @@ void intel_pmu_lbr_disable_all(void) void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc) { unsigned long mask = x86_pmu.lbr_nr - 1; + struct perf_branch_entry *br = cpuc->lbr_entries; u64 tos = intel_pmu_lbr_tos(); int i; @@ -784,15 +785,11 @@ void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc) rdmsrl(x86_pmu.lbr_from + lbr_idx, msr_lastbranch.lbr); - cpuc->lbr_entries[i].from = msr_lastbranch.from; - cpuc->lbr_entries[i].to = msr_lastbranch.to; - cpuc->lbr_entries[i].mispred = 0; - cpuc->lbr_entries[i].predicted = 0; - cpuc->lbr_entries[i].in_tx = 0; - cpuc->lbr_entries[i].abort = 0; - cpuc->lbr_entries[i].cycles = 0; - cpuc->lbr_entries[i].type = 0; - cpuc->lbr_entries[i].reserved = 0; + perf_clear_branch_entry_bitfields(br); + + br->from = msr_lastbranch.from; + br->to = msr_lastbranch.to; + br++; } cpuc->lbr_stack.nr = i; cpuc->lbr_stack.hw_idx = tos; @@ -807,6 +804,7 @@ void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc) { bool need_info = false, call_stack = false; unsigned long mask = x86_pmu.lbr_nr - 1; + struct perf_branch_entry *br = cpuc->lbr_entries; u64 tos = intel_pmu_lbr_tos(); int i; int out = 0; @@ -878,15 +876,14 @@ void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc) if (abort && x86_pmu.lbr_double_abort && out > 0) out--; - cpuc->lbr_entries[out].from = from; - cpuc->lbr_entries[out].to = to; - cpuc->lbr_entries[out].mispred = mis; - cpuc->lbr_entries[out].predicted = pred; - cpuc->lbr_entries[out].in_tx = in_tx; - cpuc->lbr_entries[out].abort = abort; - cpuc->lbr_entries[out].cycles = cycles; - cpuc->lbr_entries[out].type = 0; - cpuc->lbr_entries[out].reserved = 0; + perf_clear_branch_entry_bitfields(br+out); + br[out].from = from; + br[out].to = to; + br[out].mispred = mis; + br[out].predicted = pred; + br[out].in_tx = in_tx; + br[out].abort = abort; + br[out].cycles = cycles; out++; } cpuc->lbr_stack.nr = out; @@ -951,6 +948,8 @@ static void intel_pmu_store_lbr(struct cpu_hw_events *cpuc, to = rdlbr_to(i, lbr); info = rdlbr_info(i, lbr); + perf_clear_branch_entry_bitfields(e); + e->from = from; e->to = to; e->mispred = get_lbr_mispred(info); @@ -959,7 +958,6 @@ static void intel_pmu_store_lbr(struct cpu_hw_events *cpuc, e->abort = !!(info & LBR_INFO_ABORT); e->cycles = get_lbr_cycles(info); e->type = get_lbr_br_type(info); - e->reserved = 0; } cpuc->lbr_stack.nr = i; diff --git a/include/linux/perf_event.h b/include/linux/perf_event.h index af97dd4..a411080 100644 --- a/include/linux/perf_event.h +++ b/include/linux/perf_event.h @@ -1063,6 +1063,22 @@ static inline void perf_sample_data_init(struct perf_sample_data *data, data->txn = 0; } +/* + * Clear all bitfields in the perf_branch_entry. + * The to and from fields are not cleared because they are + * systematically modified by caller. + */ +static inline void perf_clear_branch_entry_bitfields(struct perf_branch_entry *br) +{ + br->mispred = 0; + br->predicted = 0; + br->in_tx = 0; + br->abort = 0; + br->cycles = 0; + br->type = 0; + br->reserved = 0; +} + extern void perf_output_sample(struct perf_output_handle *handle, struct perf_event_header *header, struct perf_sample_data *data,