Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp634092pxb; Tue, 5 Apr 2022 16:42:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwElFc1HFwQm1Cj01gXwwjcvSePlFVjXCInCAg/4pZKD/2SN7Xi2C3jeFbs1azSzgQ1j/+8 X-Received: by 2002:a63:790e:0:b0:382:6cc3:2ee8 with SMTP id u14-20020a63790e000000b003826cc32ee8mr4670697pgc.221.1649202160998; Tue, 05 Apr 2022 16:42:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649202160; cv=none; d=google.com; s=arc-20160816; b=NNG6N4w0jSq9NLyoK656ysU5JE3Q08GQ7S3mYy8bOO6cXKWUfAvjA7Ge2LuU4pTmfM Bba/4w1rEANxy/H4IBLPHGZ/oqg6tP5d2YPQvyg28X1Cis9Dq64P+VT0DGVrtpgfJOpW OQ6SlF27KKLiCGzSoFHTIsumz2teBaS2MUln1nwU/ehBHRgN6nJsZTSROclS498KSjUV t0bnWZmJvZqYTh+TNk1zWttN2JMfG8S+h5K9zCfNeQMHuQDKI3uP0vBykQlwniPUIfO7 Q0qf79Pra+UUQIMmJmDdJI0ae+z1sA+2QRQshHGw49cZ7zAY9YGA/YwFrrJ15F2dhE+B vSeQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=7HiJa59Io7AaM5lu0RBAEUcYY0xG0BvBLJBHr/QgPy8=; b=DECAKnv4ULNKkL47I2C+PmdZInbahYRKc7fMzidchsj/Hrg1kLOyUNScCAw//vkbnW dNjnjvAUHRS3XzzGZMaqqkUEFnoPDwT/W/x8JUhGVSb9c32raJc5Nhpcs3caVnNRbyOT rFRPjwleGznzivFwgcnvAHUeOchRYD6yieuisBWIy1MoxH2GTpu14CLwiMpBszByTM1A fnCuDuBLbZ1XcdgeSgw4oKR71V36FJhzaWHB5LKbHnOKJf9tLjV4bAuVMrwJ5T0kdTNK GhlWqpY7b3tt8WiNlFlMJQy+/VSnn3SqvJ9hMafqnOoeQnXwndmWQn4bVdwjItS4u3+2 YxXA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=rjjQpEEB; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id c2-20020a170903234200b00155c657775asi3572661plh.32.2022.04.05.16.42.40 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 05 Apr 2022 16:42:40 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=rjjQpEEB; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 6860320A39F; Tue, 5 Apr 2022 16:27:00 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1388454AbiDEOj7 (ORCPT + 99 others); Tue, 5 Apr 2022 10:39:59 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50284 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S243493AbiDEJjz (ORCPT ); Tue, 5 Apr 2022 05:39:55 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 8926EA995C; Tue, 5 Apr 2022 02:24:42 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 5A8E56165E; Tue, 5 Apr 2022 09:24:42 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 6DBC7C385A2; Tue, 5 Apr 2022 09:24:41 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1649150681; bh=QpS2YYsTIegalzF1hZuokgHyHrXdq1B6iPfLMjJv+7g=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=rjjQpEEB4HyK6WPSRh+L8Mh5TbT+BfyoM3JSnYOa88cbelJi3XkXBiCbsa9Z15srA 0K0WraLPiZNDSenHnU2bJNJhPx/Or2ghRIttGF351ONpRVPEnPdjMrhjR92gFBYW0m 22hbkGxU8hQHOmzvqUJgmE0i58bpNOoWPq/3tcGU= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Marc Zyngier , Nishanth Menon Subject: [PATCH 5.15 125/913] arm64: dts: ti: k3-j721e: Fix gic-v3 compatible regs Date: Tue, 5 Apr 2022 09:19:47 +0200 Message-Id: <20220405070343.575867351@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220405070339.801210740@linuxfoundation.org> References: <20220405070339.801210740@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Nishanth Menon commit a06ed27f3bc63ab9e10007dc0118d910908eb045 upstream. Though GIC ARE option is disabled for no GIC-v2 compatibility, Cortex-A72 is free to implement the CPU interface as long as it communicates with the GIC using the stream protocol. This requires that the SoC integration mark out the PERIPHBASE[1] as reserved area within the SoC. See longer discussion in [2] for further information. Update the GIC register map to indicate offsets from PERIPHBASE based on [3]. Without doing this, systems like kvm will not function with gic-v2 emulation. [1] https://developer.arm.com/documentation/100095/0002/system-control/aarch64-register-descriptions/configuration-base-address-register--el1 [2] https://lore.kernel.org/all/87k0e0tirw.wl-maz@kernel.org/ [3] https://developer.arm.com/documentation/100095/0002/way1382452674438 Cc: stable@vger.kernel.org # 5.10+ Fixes: 2d87061e70de ("arm64: dts: ti: Add Support for J721E SoC") Reported-by: Marc Zyngier Signed-off-by: Nishanth Menon Acked-by: Marc Zyngier Link: https://lore.kernel.org/r/20220215201008.15235-3-nm@ti.com Signed-off-by: Greg Kroah-Hartman --- arch/arm64/boot/dts/ti/k3-j721e-main.dtsi | 5 ++++- arch/arm64/boot/dts/ti/k3-j721e.dtsi | 1 + 2 files changed, 5 insertions(+), 1 deletion(-) --- a/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi +++ b/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi @@ -76,7 +76,10 @@ #interrupt-cells = <3>; interrupt-controller; reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ - <0x00 0x01900000 0x00 0x100000>; /* GICR */ + <0x00 0x01900000 0x00 0x100000>, /* GICR */ + <0x00 0x6f000000 0x00 0x2000>, /* GICC */ + <0x00 0x6f010000 0x00 0x1000>, /* GICH */ + <0x00 0x6f020000 0x00 0x2000>; /* GICV */ /* vcpumntirq: virtual CPU interface maintenance interrupt */ interrupts = ; --- a/arch/arm64/boot/dts/ti/k3-j721e.dtsi +++ b/arch/arm64/boot/dts/ti/k3-j721e.dtsi @@ -136,6 +136,7 @@ <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01800000>, /* PCIe Core*/ <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */ <0x00 0x64800000 0x00 0x64800000 0x00 0x00800000>, /* C71 */ + <0x00 0x6f000000 0x00 0x6f000000 0x00 0x00310000>, /* A72 PERIPHBASE */ <0x44 0x00000000 0x44 0x00000000 0x00 0x08000000>, /* PCIe2 DAT */ <0x44 0x10000000 0x44 0x10000000 0x00 0x08000000>, /* PCIe3 DAT */ <0x4d 0x80800000 0x4d 0x80800000 0x00 0x00800000>, /* C66_0 */