Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp666095pxb; Tue, 5 Apr 2022 17:57:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyxpIKomyIg1gEADBHYTVilS5Yc8j3xAcfZF6YlosmNoXxaVfd70yDUfD6h3zi+88YnCtIt X-Received: by 2002:a50:9e44:0:b0:41c:ddb1:3d29 with SMTP id z62-20020a509e44000000b0041cddb13d29mr6211549ede.273.1649206669501; Tue, 05 Apr 2022 17:57:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649206669; cv=none; d=google.com; s=arc-20160816; b=xtktXIAju99WM/2sCM9UyEQMrIAiYy0rimfrMc7PGsk89qAxNnRY8SfjJGGHlTzzmb iqMn676MzAlC5fOlSvJxNRxuZpGesTeuccMJxvgiNM18B0SxUa9/gMx3SxWohTHdLFkn gLxaQ1W/bpPpYjW3rTUGRDwAD3dT0nY0vVCgK+5WoolYsmRvcC+KeBDToG98OrzQmLhV phqI6E/QeXMTxlxpxA6e6qqwKGp13xil0/Xuo8XGPhsRCxHGQQ3dRxzKa1gvkyO9l0Ww xHzYAOe2D/qvnYBy9woeNI3B7ct9RyM+VEDhTd1LK/mNIvM5FMrGede2WSSPlF3AYOZm OD0Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=SFgdfcmgaP2OKT1rw6450fLFh4S5cakTT881A3KC+oU=; b=eZmOnKA2VCV+lqeVimqniivE8VIVWA/RX6C9tzioBgyS2cvBNkziyKqNTrAPJ+EpOv +2QSV+7G6fp4Mws2FdsWsnLNoc88bY26Qpf7MxiJ+jgGMj/hswDqkNd8EiidgibuP3l3 73kbHZ3pXCqQTaarqFuKIpQzApXZkdJoKD8FjteIungrroRUhk5kz3K9SiSK7F1tVbHm YGAZmYp38vsdZT4VXd6dgofOC8nP04W6ABegeP6jvOY6lhJGjNJgooTACZe6wZlyV6Sf so2+B5K/o2uUa/73NjA8uqlDEC0ED0d9eIjmRuHn9dKKEvL6mnQe7uvlLYNwye3mtDSJ oZnw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=ap+pOpJB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id bo17-20020a170906d05100b006e4b674cf5dsi10010608ejb.631.2022.04.05.17.57.21; Tue, 05 Apr 2022 17:57:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=ap+pOpJB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1357185AbiDELXN (ORCPT + 99 others); Tue, 5 Apr 2022 07:23:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41470 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S242156AbiDEIsj (ORCPT ); Tue, 5 Apr 2022 04:48:39 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A2A3D3585B; Tue, 5 Apr 2022 01:37:05 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 31300B81C6D; Tue, 5 Apr 2022 08:37:01 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 7E598C385A0; Tue, 5 Apr 2022 08:36:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1649147819; bh=XPHPGC5YYOy1vJKP5EqL9jMeFRnu6hZM2dMkdRnj090=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ap+pOpJBNd4CGykoI5eT2ooCIC3nY1XjXObgWr9TDno9yQnJ+WIauYZ45HurJ6yA5 1w1ysWjiJZxfhyCuM5yxTthofK1ThT9nKdpS6buKXJDgoHPn3RYmxMUCXqookouV7S DGw6W6WDrwOnzAzo3aGV8dF6nxWLjM3BzEzqvVx8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Marc Zyngier , Nishanth Menon Subject: [PATCH 5.16 0133/1017] arm64: dts: ti: k3-am64: Fix gic-v3 compatible regs Date: Tue, 5 Apr 2022 09:17:26 +0200 Message-Id: <20220405070358.150349312@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220405070354.155796697@linuxfoundation.org> References: <20220405070354.155796697@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Nishanth Menon commit de60edf1be3d42d4a1b303b41c7c53b2f865726e upstream. Though GIC ARE option is disabled for no GIC-v2 compatibility, Cortex-A53 is free to implement the CPU interface as long as it communicates with the GIC using the stream protocol. This requires that the SoC integration mark out the PERIPHBASE[1] as reserved area within the SoC. See longer discussion in [2] for further information. Update the GIC register map to indicate offsets from PERIPHBASE based on [3]. Without doing this, systems like kvm will not function with gic-v2 emulation. [1] https://developer.arm.com/documentation/ddi0500/e/system-control/aarch64-register-descriptions/configuration-base-address-register--el1 [2] https://lore.kernel.org/all/87k0e0tirw.wl-maz@kernel.org/ [3] https://developer.arm.com/documentation/ddi0500/e/generic-interrupt-controller-cpu-interface/gic-programmers-model/memory-map Cc: stable@vger.kernel.org Fixes: 8abae9389bdb ("arm64: dts: ti: Add support for AM642 SoC") Reported-by: Marc Zyngier Signed-off-by: Nishanth Menon Acked-by: Marc Zyngier Link: https://lore.kernel.org/r/20220215201008.15235-5-nm@ti.com Signed-off-by: Greg Kroah-Hartman --- arch/arm64/boot/dts/ti/k3-am64-main.dtsi | 5 ++++- arch/arm64/boot/dts/ti/k3-am64.dtsi | 1 + 2 files changed, 5 insertions(+), 1 deletion(-) --- a/arch/arm64/boot/dts/ti/k3-am64-main.dtsi +++ b/arch/arm64/boot/dts/ti/k3-am64-main.dtsi @@ -59,7 +59,10 @@ #interrupt-cells = <3>; interrupt-controller; reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ - <0x00 0x01840000 0x00 0xC0000>; /* GICR */ + <0x00 0x01840000 0x00 0xC0000>, /* GICR */ + <0x01 0x00000000 0x00 0x2000>, /* GICC */ + <0x01 0x00010000 0x00 0x1000>, /* GICH */ + <0x01 0x00020000 0x00 0x2000>; /* GICV */ /* * vcpumntirq: * virtual CPU interface maintenance interrupt --- a/arch/arm64/boot/dts/ti/k3-am64.dtsi +++ b/arch/arm64/boot/dts/ti/k3-am64.dtsi @@ -87,6 +87,7 @@ <0x00 0x68000000 0x00 0x68000000 0x00 0x08000000>, /* PCIe DAT0 */ <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* OC SRAM */ <0x00 0x78000000 0x00 0x78000000 0x00 0x00800000>, /* Main R5FSS */ + <0x01 0x00000000 0x01 0x00000000 0x00 0x00310000>, /* A53 PERIPHBASE */ <0x06 0x00000000 0x06 0x00000000 0x01 0x00000000>, /* PCIe DAT1 */ <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS0 DAT3 */