Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp746020pxb; Tue, 5 Apr 2022 21:29:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzlR064r3r1fGXNXrz9vRDXbRVRYN5CA8dU7NSeX8hAdkRq73v6dFubltwxLVQIPrB+W8iT X-Received: by 2002:a63:ab48:0:b0:382:3852:8d95 with SMTP id k8-20020a63ab48000000b0038238528d95mr5638698pgp.209.1649219392180; Tue, 05 Apr 2022 21:29:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649219392; cv=none; d=google.com; s=arc-20160816; b=DIec7Il68jxyje9PV3iqfOP2VE4tYASdIkfyyI41ENfK9SSx0L/Y26MfPz3nTvGvsf pb9S/HM80ujSxEnXaerh9G0Q8qdJMd8VkfaEnnKnUENy11049unijwyTUobs+bPgBYfX B2gT0f0XeTIRZsOh2A0gHo9hSl/yM4V5gm6rPf5lT0SlMn3qIdl5PNWEm9V5v/8Hu+pA iWdzDbBF5CZT6tqDk0ZhfaQNbQVTuPx4TQ1Fnr+TuTtFtgS17bmAZZmJevxl/4cK3hqv Ex6FyfUxpOdYZhaAjWjGDabb7iPC8/BnyAotSKWLJlsyWnbQ5VXfs6jooSE+0Zcbhkc8 IAnA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=RxH3dquIXeQxLIN6WepyB5e2VyZY3bs4yZJXZefyDNg=; b=YEVR7YBlszGVtzY2XspG5yajDpe/2MhH1e556kMSMnph6EWAodZhR2hZ9qU0GPTrFa rP+ebZ5ynz3Pq5MwVzgf9wSHHEbr7EgL4BGr+5gIjFOwsYUBq33fbeqZ95zLpUhzgy4a vSFR25H4KuCfaR84SFCLTPD13NsjQPFFTNbWv9bM+d6qKzDvvL0eUL+Jpr74eBF/ANuJ +lWnZx77mn3AsQXLbk+IVg0FHBjfC/4pHJ8qKEOf9i+ssmN3PwADj87vNWqbBNPvNI9W MaRxQ8aC+XuOrGIvQngALh61DrsmHCpkk6I1PbVzQ8/NJPf0HAB+FwD6yqi7ECiBvJAN pgcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=PfxRSfsY; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id z9-20020a170902834900b00153b2d16582si13357114pln.394.2022.04.05.21.29.51 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 05 Apr 2022 21:29:52 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=PfxRSfsY; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 8EB06178680; Tue, 5 Apr 2022 19:52:38 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1352386AbiDEKEb (ORCPT + 99 others); Tue, 5 Apr 2022 06:04:31 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53140 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237186AbiDEI3J (ORCPT ); Tue, 5 Apr 2022 04:29:09 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id F0D9519C39; Tue, 5 Apr 2022 01:21:16 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id A90C4B81BBC; Tue, 5 Apr 2022 08:21:15 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id EC4E5C385A0; Tue, 5 Apr 2022 08:21:13 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1649146874; bh=93YLaa0zQ7hqgghUl04JHh02d/eZiQqyJBOIBGaKxuc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=PfxRSfsYV69vJkmDX/9wgmGjhgHVCZ03CI4kcNnTtJHRr2a2v4KN/b3OfjB2d+TQr y/UNu+X15jaOavY6HalitYi7Myj+ZOujWP7989PHyPX+rUPmEFEIsy7kPXDGfDlrz1 57E7rCYSrBqrqO2E/nGzWL5FNcoSuXydySdz8RYs= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Richard Schleich , Stefan Wahren , Florian Fainelli , Sasha Levin Subject: [PATCH 5.17 0918/1126] ARM: dts: bcm2711: Add the missing L1/L2 cache information Date: Tue, 5 Apr 2022 09:27:45 +0200 Message-Id: <20220405070434.466920225@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220405070407.513532867@linuxfoundation.org> References: <20220405070407.513532867@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Richard Schleich [ Upstream commit 618682b350990f8f1bee718949c4b3858711eb58 ] This patch fixes the kernel warning "cacheinfo: Unable to detect cache hierarchy for CPU 0" for the bcm2711 on newer kernel versions. Signed-off-by: Richard Schleich Tested-by: Stefan Wahren [florian: Align and remove comments matching property values] Signed-off-by: Florian Fainelli Signed-off-by: Sasha Levin --- arch/arm/boot/dts/bcm2711.dtsi | 50 ++++++++++++++++++++++++++++++++++ 1 file changed, 50 insertions(+) diff --git a/arch/arm/boot/dts/bcm2711.dtsi b/arch/arm/boot/dts/bcm2711.dtsi index 21294f775a20..89af57482bc8 100644 --- a/arch/arm/boot/dts/bcm2711.dtsi +++ b/arch/arm/boot/dts/bcm2711.dtsi @@ -459,12 +459,26 @@ #size-cells = <0>; enable-method = "brcm,bcm2836-smp"; // for ARM 32-bit + /* Source for d/i-cache-line-size and d/i-cache-sets + * https://developer.arm.com/documentation/100095/0003 + * /Level-1-Memory-System/About-the-L1-memory-system?lang=en + * Source for d/i-cache-size + * https://www.raspberrypi.com/documentation/computers + * /processors.html#bcm2711 + */ cpu0: cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a72"; reg = <0>; enable-method = "spin-table"; cpu-release-addr = <0x0 0x000000d8>; + d-cache-size = <0x8000>; + d-cache-line-size = <64>; + d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set + i-cache-size = <0xc000>; + i-cache-line-size = <64>; + i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set + next-level-cache = <&l2>; }; cpu1: cpu@1 { @@ -473,6 +487,13 @@ reg = <1>; enable-method = "spin-table"; cpu-release-addr = <0x0 0x000000e0>; + d-cache-size = <0x8000>; + d-cache-line-size = <64>; + d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set + i-cache-size = <0xc000>; + i-cache-line-size = <64>; + i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set + next-level-cache = <&l2>; }; cpu2: cpu@2 { @@ -481,6 +502,13 @@ reg = <2>; enable-method = "spin-table"; cpu-release-addr = <0x0 0x000000e8>; + d-cache-size = <0x8000>; + d-cache-line-size = <64>; + d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set + i-cache-size = <0xc000>; + i-cache-line-size = <64>; + i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set + next-level-cache = <&l2>; }; cpu3: cpu@3 { @@ -489,6 +517,28 @@ reg = <3>; enable-method = "spin-table"; cpu-release-addr = <0x0 0x000000f0>; + d-cache-size = <0x8000>; + d-cache-line-size = <64>; + d-cache-sets = <256>; // 32KiB(size)/64(line-size)=512ways/2-way set + i-cache-size = <0xc000>; + i-cache-line-size = <64>; + i-cache-sets = <256>; // 48KiB(size)/64(line-size)=768ways/3-way set + next-level-cache = <&l2>; + }; + + /* Source for d/i-cache-line-size and d/i-cache-sets + * https://developer.arm.com/documentation/100095/0003 + * /Level-2-Memory-System/About-the-L2-memory-system?lang=en + * Source for d/i-cache-size + * https://www.raspberrypi.com/documentation/computers + * /processors.html#bcm2711 + */ + l2: l2-cache0 { + compatible = "cache"; + cache-size = <0x100000>; + cache-line-size = <64>; + cache-sets = <1024>; // 1MiB(size)/64(line-size)=16384ways/16-way set + cache-level = <2>; }; }; -- 2.34.1