Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp1101389pxb; Wed, 6 Apr 2022 08:45:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwiDZzM5MMUGDtRKHt1CvbUx8/MPc2X0lBZ7Lcci7HPzX9k2CldTjaXyddTFElnNGIF8jpZ X-Received: by 2002:a17:90b:4c49:b0:1c7:d6c1:bb0f with SMTP id np9-20020a17090b4c4900b001c7d6c1bb0fmr10606038pjb.230.1649259917521; Wed, 06 Apr 2022 08:45:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649259917; cv=none; d=google.com; s=arc-20160816; b=uSKVdZZjrwTLIoZb9M8G/B97buKW9wpVTscqHXZMzkdC8kZh1U2o0pKavhrx7LVCNi B9BhUZ++iDeL/WgEFemKep9+8tuYX1r07rB+WYFxSxxyxXS7h8w8a8g55sxierPXvtyL xTVYZ8laRxZ0MmZG/Mx4SGzddqjEznAVAi2PLsDUXC/isdvY1eNfan9nz8rJgxjDjqyT FhnEvzmqaby1CRpUc8Z5X8G5nRfAZbQ/y2eAK+2lRhK+HwODq5UKordnKQchwXB0oxKQ NKB8yfrGFoq3syVzJ6+Mwb3UIM2Cft46C7V/4H5LVQ1SviOLE1oqYvnQUCkWXrlk/ToE +XWg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:references :in-reply-to:subject:cc:to:dkim-signature:dkim-signature:from; bh=GGGwAwrWiyNwGxUpG3qe2KvKg8MMCn5ZExvB7exl/rI=; b=IFpd3KZboftpGe8QCFom+MvUXHCWOu6Ph6RLr2Oi5n4S0Pij4GJ8CVn4sD4uK2CsMP AeNzzhU9uSpKZAgAhpwQsSeqIo+bxDszScJIzuJoG2dBZGPcBgOHjqh9GAt5AwsMN/ck BUyC5QWGbvGuOwloYW6eKZUQUAXOO9EcCEAKkWe3fDyx+B7aTPrxDHbo2eJR/X92FcX2 SKbgY92r8vegQS1BJlmWFP4bF9NnrWT/RXY/iueNCqzJxW8UenMTl4OQB5UHk3bIhwLR uG/z0D0Z5XId2TnrrTSQMOYQOQy4K7MRyZl3RR53llWt+SKWUKp1UdjU5SsecrPgNw12 5o5A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=v7Tl38YA; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e header.b=42Ttx2tX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [2620:137:e000::1:18]) by mx.google.com with ESMTPS id w7-20020a655347000000b0039905cd15f7si11738962pgr.344.2022.04.06.08.45.17 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 06 Apr 2022 08:45:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) client-ip=2620:137:e000::1:18; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=v7Tl38YA; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e header.b=42Ttx2tX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id EF345335642; Wed, 6 Apr 2022 08:02:33 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235601AbiDFPEV (ORCPT + 99 others); Wed, 6 Apr 2022 11:04:21 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:43836 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236307AbiDFPDh (ORCPT ); Wed, 6 Apr 2022 11:03:37 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [193.142.43.55]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2069C22EBCF for ; Wed, 6 Apr 2022 04:50:58 -0700 (PDT) From: Thomas Gleixner DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1649245642; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: in-reply-to:in-reply-to:references:references; bh=GGGwAwrWiyNwGxUpG3qe2KvKg8MMCn5ZExvB7exl/rI=; b=v7Tl38YAqGYS03eVlXxebqIuB1eLVRuh61b4fZoim6gC8ZhNbPdv1ZuX7qpTO3vVdcpdCL cs6rbPQo/JS7CnlpYpP0PKrzaVc+AXFHPRvNZp2cWcZjgL0JScFQmhFkP9nNvZm8C+XyyL tcdGZpzGqW0KIzPfRzuNPloCLKias+KxUuCYK4MCNo8wHxn+igl+V6TJeUqWgV/D6UcH7M vEcgxV/nHQp7OW+pP5RcssjX9O56PgaIHZKgcjOiOPpkUOMeNtuUnifnlfyBSio0bMTwpU +4qnRAQzGttFzVawSectehSJaPmGXa2m5SXq3BsEmZn2eYNZiqnebrQ2SibsUA== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1649245642; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: in-reply-to:in-reply-to:references:references; bh=GGGwAwrWiyNwGxUpG3qe2KvKg8MMCn5ZExvB7exl/rI=; b=42Ttx2tXjyiYodVtcoQsbLYfJ3i/+JPrnjkbSb+T3Iv0B2CO5gBNsqZRLpSGOEjC/QjfEe GTu+qZBE1q+SN1CQ== To: Daniel Vacek , "H. Peter Anvin" , Ingo Molnar , Borislav Petkov , Dave Hansen Cc: x86@kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH] [RFC] apic: fix timer base macro definitions In-Reply-To: <20220202140244.1681140-1-neelx@redhat.com> References: <20220202140244.1681140-1-neelx@redhat.com> Date: Wed, 06 Apr 2022 13:47:21 +0200 Message-ID: <874k361liu.ffs@tglx> MIME-Version: 1.0 Content-Type: text/plain X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Daniel, On Wed, Feb 02 2022 at 15:02, Daniel Vacek wrote: > I was wondering if the aliasing of APIC_TIMER_BASE_TMBASE and > APIC_LVT_TIMER_TSCDEADLINE was intentional or we need to << 19? That's intentional. This is only used for the !lapic_is_integrated() case, which is the ancient i82489DX. Something like the below should make this more clear. Thanks, tglx --- --- a/arch/x86/include/asm/apicdef.h +++ b/arch/x86/include/asm/apicdef.h @@ -95,12 +95,6 @@ #define APIC_LVTTHMR 0x330 #define APIC_LVTPC 0x340 #define APIC_LVT0 0x350 -#define APIC_LVT_TIMER_BASE_MASK (0x3 << 18) -#define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3) -#define SET_APIC_TIMER_BASE(x) (((x) << 18)) -#define APIC_TIMER_BASE_CLKIN 0x0 -#define APIC_TIMER_BASE_TMBASE 0x1 -#define APIC_TIMER_BASE_DIV 0x2 #define APIC_LVT_TIMER_ONESHOT (0 << 17) #define APIC_LVT_TIMER_PERIODIC (1 << 17) #define APIC_LVT_TIMER_TSCDEADLINE (2 << 17) --- a/arch/x86/kernel/apic/apic.c +++ b/arch/x86/kernel/apic/apic.c @@ -320,6 +320,9 @@ int lapic_get_maxlvt(void) #define APIC_DIVISOR 16 #define TSC_DIVISOR 8 +/* i82489DX specific */ +#define I82489DX_BASE_DIVIDER (((0x2) << 18)) + /* * This function sets up the local APIC timer, with a timeout of * 'clocks' APIC bus clock. During calibration we actually call @@ -340,8 +343,14 @@ static void __setup_APIC_LVTT(unsigned i else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE; + /* + * The i82489DX APIC uses bit 18 and 19 for the base divider. This + * overlaps with bit 18 on integrated APICs, but is not documented + * in the SDM. No problem though. i82489DX equipped systems do not + * have TSC deadline timer. + */ if (!lapic_is_integrated()) - lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV); + lvtt_value |= I82489DX_BASE_DIVIDER; if (!irqen) lvtt_value |= APIC_LVT_MASKED;