Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp1364850pxb; Wed, 6 Apr 2022 16:29:30 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwI7mH53L5u9U6vz7eHJZ3Z4DKR/EFwaZvmexcplNqIgrm8N+mK8j8Tm2ovA+5NDadbB99h X-Received: by 2002:a17:90b:4d88:b0:1ca:a5c5:1386 with SMTP id oj8-20020a17090b4d8800b001caa5c51386mr12730035pjb.43.1649287770579; Wed, 06 Apr 2022 16:29:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649287770; cv=none; d=google.com; s=arc-20160816; b=aSAjtCP9qzHHCS0j02tceDfqIzk/MTK7oXskFm/hDD4RNDyCpENJun7mh6dKmyVS6o xEL0NZOSvih2XSMvy8v/VTaRXjffiKmHlNeY4XH/WFRgnAZ5sKedB8wHKMl+iHyfOXSI 1iayicXDv2BkAe9opB1JJwf1dCmgPJtS+Msk23fQB1RwOM0EqyAanMTd4R+/rW3mIFcc xTjVioTLLbgkw1Y7o+aYoUomxm9H4YwdRoYY4SFPVzy/sHes+NsHyjosDlPjzDi/gjgJ xRvpv45KpsS3pTLS7BH2AWfXIFHofd6dMfubp1uZprx5sv6ab6Yg1k28fdh1nZ07YIzE W5JQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=ULAJXPzVd982EoyBB0kvRJq3/U4+gKvPtPcSjzuD4QM=; b=uRpDkUifTTf/JP/sCCuB1O0ApGXg+BT1GxS4G0iZH/fKMUuwHtOxl5J83kpH+r/2VF HmiuhmAewLUn3QMe4GAh5724wP1eUEfmeao7r1tiKjCqaPN9qL2Qu4oxwMdUZQSpePJM De1gMEAyK6y+lM+8eOjQvCtqPFMlBCc9HBpaWvpKnqJANAWHX/aDR8AVmDPj3WucQp+i 1LA4ocHwboqREXxLI+9XBiYyzoY7HWY+1KKObwOfaty2UviQ3o3m5HwGWG/ziAnIcxnZ OvuYgMTAQwE/flvoz5EKwe9ACPU1kr4vYED7njXfHVSm6eXpquQiY4SbSydppy1TAXKE DHbg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=UiL9YME9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id g1-20020a631101000000b00399f81e320esi4411951pgl.620.2022.04.06.16.29.15; Wed, 06 Apr 2022 16:29:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=UiL9YME9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234105AbiDFUOh (ORCPT + 99 others); Wed, 6 Apr 2022 16:14:37 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34804 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236453AbiDFUNm (ORCPT ); Wed, 6 Apr 2022 16:13:42 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3C661FA216; Wed, 6 Apr 2022 11:27:57 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id CBAF061C57; Wed, 6 Apr 2022 18:27:56 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id D8935C385A1; Wed, 6 Apr 2022 18:27:55 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1649269676; bh=FR0wyzzcRBc8I1oJlAOaq4otxm8Uxctpbe4QISIxzHM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=UiL9YME9p3w6wTd1erfK4Rh1CZNKUFuxVemTNLJ++Ad++Bnwh1AlkdOE3FTo6wTdG V8K9cGdmBli9kQH8IOm02vxXbWcRE7QRHcLVSpqe8JJeDmxBzEhnk2WC5y/IdhX7Pd 6zFkGXIFKj8vBnkOV0ULVGN7WO7z2lsHZhjAi1Cw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mark Rutland , Dave Martin , Suzuki K Poulose , Will Deacon , James Morse Subject: [PATCH 4.9 03/43] arm64: Add MIDR encoding for Arm Cortex-A55 and Cortex-A35 Date: Wed, 6 Apr 2022 20:26:12 +0200 Message-Id: <20220406182436.776830404@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220406182436.675069715@linuxfoundation.org> References: <20220406182436.675069715@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suzuki K Poulose commit 6e616864f21160d8d503523b60a53a29cecc6f24 upstream. Update the MIDR encodings for the Cortex-A55 and Cortex-A35 Cc: Mark Rutland Reviewed-by: Dave Martin Signed-off-by: Suzuki K Poulose Signed-off-by: Will Deacon Signed-off-by: James Morse Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -83,6 +83,8 @@ #define ARM_CPU_PART_CORTEX_A53 0xD03 #define ARM_CPU_PART_CORTEX_A73 0xD09 #define ARM_CPU_PART_CORTEX_A75 0xD0A +#define ARM_CPU_PART_CORTEX_A35 0xD04 +#define ARM_CPU_PART_CORTEX_A55 0xD05 #define APM_CPU_PART_POTENZA 0x000 @@ -98,6 +100,8 @@ #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) #define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73) #define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75) +#define MIDR_CORTEX_A35 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A35) +#define MIDR_CORTEX_A55 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2)