Received: by 2002:a05:6a10:87d6:0:0:0:0 with SMTP id g22csp890072pxr; Mon, 11 Apr 2022 09:37:45 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx+FkwLTxx+kI8n043y6e4DcYLBJNEa5bQBiLwjE6IzkoP6ghUe0Op1h3EA+4uTu1LcRdJj X-Received: by 2002:a65:6b8e:0:b0:39d:6761:300f with SMTP id d14-20020a656b8e000000b0039d6761300fmr3826192pgw.42.1649695065044; Mon, 11 Apr 2022 09:37:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1649695065; cv=none; d=google.com; s=arc-20160816; b=xj4XtoIIE4e5NT3lYH5zJXglcMXgOiBhISGUHruhduOLCT/nOOX71FkuVuIZC/X6w1 wiWimi7lJw/gkZznFEL9NXR3okc2TMKdIkDkZtiXnYx3BtZr5G1vGdVMIsSEIz5r/zQd MEXlJrD8Z00XAgaS62journQeV1f506vDuxrPPiI7YQg9teR7xFMA2T5bEHG7Mr4DMf6 CtDfl90RSJuiIxjR6HXNfNHraSQfjjFnRrp2C1X11pEHTuWiGuWidTR9skZdh/XzSliN UvxvW57sWq+JvYuu9stozh+E8/83DWYviyelcMYrWkxWvVWqLb8InOhrlgvFTJ0VbNHI FqMw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=bAACJ7tqQfMx1qJuqthn7gV9D9pAYKRyEqrw72myxlE=; b=sseJvex7zizjU1V79atzfmYFdhoR8yaJmEIUJCrmvXioiQP414oRyhN5u7gfIeMl8R Rfn+UA+2M6MAfYQfhkvmamd7gvjtWaN2Dw6OuFB4v5IvDzL05JR5HQCueemvfkpsbgGY ew8RHbsASNP8hK2zndXaEScHL+bvePtY9/DG9Ud4eJ1KV/Z2aywMzhuqh+QYlEZJKTrT n4s9UqvUqlODhP5EIFC6kGaFkPxTHy4OKiA9bEJpJ9xmG5ZCoVyHdf5GqLYHDuLZFB8k 3XeqkI+MkEhltDrUTMl2Kyd4VE7Vr/u2S7uCGplCE7S0L+J3qQo24pNBcmDRdAK+zw+N Cj+g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=VTm3WXvc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x22-20020a627c16000000b004fdeb623920si8843050pfc.171.2022.04.11.09.37.26; Mon, 11 Apr 2022 09:37:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=VTm3WXvc; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346774AbiDKNzq (ORCPT + 99 others); Mon, 11 Apr 2022 09:55:46 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45758 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1346739AbiDKNzm (ORCPT ); Mon, 11 Apr 2022 09:55:42 -0400 Received: from alexa-out-sd-01.qualcomm.com (alexa-out-sd-01.qualcomm.com [199.106.114.38]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7BF2323BEE; Mon, 11 Apr 2022 06:53:28 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1649685208; x=1681221208; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=bAACJ7tqQfMx1qJuqthn7gV9D9pAYKRyEqrw72myxlE=; b=VTm3WXvcNZqJEr2moPJGhjZPzvdoYZP6yFBIUobT4qUOA2jxOXX8A3Cw DbZNU+sN+5jbYtwqjVFgbd9stK/nFE+uUY04ONI9aGLCP1uzVVJvZWK6E dC/GxU7QhFyc/7/cR5IuIlUDrTRU9iqQF7Cik4VEq4MfNVHtFM/KOlkiu g=; Received: from unknown (HELO ironmsg05-sd.qualcomm.com) ([10.53.140.145]) by alexa-out-sd-01.qualcomm.com with ESMTP; 11 Apr 2022 06:53:28 -0700 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg05-sd.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Apr 2022 06:53:27 -0700 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Mon, 11 Apr 2022 06:53:27 -0700 Received: from hu-srivasam-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Mon, 11 Apr 2022 06:53:23 -0700 From: Srinivasa Rao Mandadapu To: , , , , , , , , , , CC: Srinivasa Rao Mandadapu , "Venkata Prasad Potturu" Subject: [PATCH v7 1/2] arm64: dts: qcom: sc7280: Add pinmux for I2S speaker and Headset Date: Mon, 11 Apr 2022 19:23:03 +0530 Message-ID: <1649685184-8448-2-git-send-email-quic_srivasam@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1649685184-8448-1-git-send-email-quic_srivasam@quicinc.com> References: <1649685184-8448-1-git-send-email-quic_srivasam@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add pinmux nodes for primary and secondary I2S for SC7280 based platforms. Signed-off-by: Srinivasa Rao Mandadapu Co-developed-by: Venkata Prasad Potturu Signed-off-by: Venkata Prasad Potturu --- arch/arm64/boot/dts/qcom/sc7280-idp.dtsi | 14 +++++++++++ arch/arm64/boot/dts/qcom/sc7280.dtsi | 41 ++++++++++++++++++++++++++++++++ 2 files changed, 55 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi index ecbf2b8..4ba2274 100644 --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi @@ -462,6 +462,20 @@ drive-strength = <10>; }; +&mi2s1_data0 { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_sclk { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_ws { + drive-strength = <6>; +}; + &tlmm { bt_en: bt-en { pins = "gpio85"; diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index f0b64be..8099c80 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -3527,6 +3527,31 @@ function = "pcie1_clkreqn"; }; + mi2s0_data0: mi2s0-data0 { + pins = "gpio98"; + function = "mi2s0_data0"; + }; + + mi2s0_data1: mi2s0-data1 { + pins = "gpio99"; + function = "mi2s0_data1"; + }; + + mi2s0_mclk: mi2s0-mclk { + pins = "gpio96"; + function = "pri_mi2s"; + }; + + mi2s0_sclk: mi2s0-sclk { + pins = "gpio97"; + function = "mi2s0_sck"; + }; + + mi2s0_ws: mi2s0-ws { + pins = "gpio100"; + function = "mi2s0_ws"; + }; + qspi_clk: qspi-clk { pins = "gpio14"; function = "qspi_clk"; @@ -4261,6 +4286,22 @@ drive-strength = <2>; bias-bus-hold; }; + + mi2s1_data0: mi2s1-data0 { + pins = "gpio107"; + function = "mi2s1_data0"; + }; + + mi2s1_sclk: mi2s1-sclk { + pins = "gpio106"; + function = "mi2s1_sck"; + }; + + mi2s1_ws: mi2s1-ws { + pins = "gpio108"; + function = "mi2s1_ws"; + }; + }; imem@146a5000 { -- 2.7.4