Received: by 2002:a05:6a10:6d10:0:0:0:0 with SMTP id gq16csp3084377pxb; Mon, 18 Apr 2022 15:30:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy2iVw/ZCU4do18s2ZPNDPpwXwydbtdoBA2/aZDlIZKlzkV+RnVUPjHQbZJfmchGaLYyQhZ X-Received: by 2002:a17:907:6e07:b0:6e8:b7d4:2c90 with SMTP id sd7-20020a1709076e0700b006e8b7d42c90mr10547764ejc.709.1650321006557; Mon, 18 Apr 2022 15:30:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1650321006; cv=none; d=google.com; s=arc-20160816; b=z2CbQtkyFH/ToHEI0EGNBV5pu6RvA2wXUhN1ElIw4kOb1W0YbYpldjiCyYSJeUPwUv oNUb+3kvhUf8/TbrUoZutfJcRzd3JAIGG9d77Dg8qtv8CzJyIIlhLKOQBRKJw/pwBU4O ArEADq310ogBQScxvLFgr+e7trdGnpRPueRgtqVRsYkvl+insMdCGn6NFqX/W7P0c2Il LLjuxubcxRzzr28G86ALUdyWeMXyzFq1UAKqkxWTb1lS1uRAuhkV+s6mRXxG/0muUQay osD5bW3CWGWiag4IErRomf7RAAjMQPCahb2Y7mc71v2EfN0P+ueFNlnrd9T59JZoFW6U bThw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=Mh5cWsB6Wb9fQP6VXd6QYWzjjg+XeKfBAqzQvtaIP0I=; b=UwnT9/G6u4YH11G7NzTLDJWqCb4quvcCa1zRJ5s/j0gAsY9bSwCXVFCTAD9wS8JnPt hNUYfAv90KYD3DoRrdgSmAwjhuqXQCzvw1OBjdNaoI7f0DIgW3k/WdTLGZ+SYWHgsm5t 7yO4f3xrOhDo+yNfRO7tuCJs8N9nEG8H3hS49v2kpGggKidCGNmwosvgTMAdxWBMCgQR PazPlweY8oaep4oETip0c+oAdjkzEYxK54sGfXaaFxjZCF5HSvzsCQ/Gf7mCOv67M/G8 9R3DwyWzjIhGmSWHR6mHfSJqsbHhPQ2szpIeSn71JLuKPUNal0b5PnyB3c6e/miX3VzW nlww== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="BNVOcS9/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id s7-20020a05640217c700b0041d7bbeb726si6560897edy.126.2022.04.18.15.29.42; Mon, 18 Apr 2022 15:30:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="BNVOcS9/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242136AbiDRNIp (ORCPT + 99 others); Mon, 18 Apr 2022 09:08:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50980 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S240441AbiDRMzp (ORCPT ); Mon, 18 Apr 2022 08:55:45 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 29A64E0B1; Mon, 18 Apr 2022 05:37:43 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id A79AE611CC; Mon, 18 Apr 2022 12:37:42 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id AE24EC385A1; Mon, 18 Apr 2022 12:37:41 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1650285462; bh=RSKVNnoqxfmMZybfBYToySTA/cVvPDlog7YmfbBL73w=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=BNVOcS9/x41RTAb1d33uCPZNuvMPTbSkyDA9RHMCxQpMoaOsnY4JFU8CDGCItvZtQ wc0zIsVjPaaBRuxTC3AMA0mYMQY2lnc/jFh4IM5rsD1gCzv5dGqDA6EGqCvT5xhpsA hAACpDlNhsbbB0blaos+AkglEk2sywhzRjHWSOy4= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, John Garry , Jack Wang , Ajish Koshy , Viswas G , "Martin K. Petersen" , Sasha Levin Subject: [PATCH 5.10 025/105] scsi: pm80xx: Mask and unmask upper interrupt vectors 32-63 Date: Mon, 18 Apr 2022 14:12:27 +0200 Message-Id: <20220418121146.941739869@linuxfoundation.org> X-Mailer: git-send-email 2.35.3 In-Reply-To: <20220418121145.140991388@linuxfoundation.org> References: <20220418121145.140991388@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.7 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ajish Koshy [ Upstream commit 294080eacf92a0781e6d43663448a55001ec8c64 ] When upper inbound and outbound queues 32-63 are enabled, we see upper vectors 32-63 in interrupt service routine. We need corresponding registers to handle masking and unmasking of these upper interrupts. To achieve this, we use registers MSGU_ODMR_U(0x34) to mask and MSGU_ODMR_CLR_U(0x3C) to unmask the interrupts. In these registers bit 0-31 represents interrupt vectors 32-63. Link: https://lore.kernel.org/r/20220411064603.668448-2-Ajish.Koshy@microchip.com Fixes: 05c6c029a44d ("scsi: pm80xx: Increase number of supported queues") Reviewed-by: John Garry Acked-by: Jack Wang Signed-off-by: Ajish Koshy Signed-off-by: Viswas G Signed-off-by: Martin K. Petersen Signed-off-by: Sasha Levin --- drivers/scsi/pm8001/pm80xx_hwi.c | 22 +++++++++++++--------- 1 file changed, 13 insertions(+), 9 deletions(-) diff --git a/drivers/scsi/pm8001/pm80xx_hwi.c b/drivers/scsi/pm8001/pm80xx_hwi.c index 4c03bf08b543..0543ff3ff1ba 100644 --- a/drivers/scsi/pm8001/pm80xx_hwi.c +++ b/drivers/scsi/pm8001/pm80xx_hwi.c @@ -1682,10 +1682,11 @@ static void pm80xx_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec) { #ifdef PM8001_USE_MSIX - u32 mask; - mask = (u32)(1 << vec); - - pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, (u32)(mask & 0xFFFFFFFF)); + if (vec < 32) + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, 1U << vec); + else + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR_U, + 1U << (vec - 32)); return; #endif pm80xx_chip_intx_interrupt_enable(pm8001_ha); @@ -1701,12 +1702,15 @@ static void pm80xx_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec) { #ifdef PM8001_USE_MSIX - u32 mask; - if (vec == 0xFF) - mask = 0xFFFFFFFF; + if (vec == 0xFF) { + /* disable all vectors 0-31, 32-63 */ + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, 0xFFFFFFFF); + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_U, 0xFFFFFFFF); + } else if (vec < 32) + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, 1U << vec); else - mask = (u32)(1 << vec); - pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, (u32)(mask & 0xFFFFFFFF)); + pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_U, + 1U << (vec - 32)); return; #endif pm80xx_chip_intx_interrupt_disable(pm8001_ha); -- 2.35.1