Received: by 2002:a05:6a10:6d10:0:0:0:0 with SMTP id gq16csp4195548pxb; Tue, 19 Apr 2022 20:03:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwFd2Rv5C5S7s2R6ZrRLybHbuJ4hHztVV/v/cU9ZAe1aJBejOIBycxRhPh5chFVcjI1p1Ho X-Received: by 2002:a17:907:7f08:b0:6e8:b005:5f4e with SMTP id qf8-20020a1709077f0800b006e8b0055f4emr16413260ejc.177.1650423828589; Tue, 19 Apr 2022 20:03:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1650423828; cv=none; d=google.com; s=arc-20160816; b=bia3U4EMMh6zhxpLdAB2ZdW7rERhqXC6Z4Bs7lGLIj7Nr4vvpDLSJcwmLuJ7x3fmcH 8Mn/ipzs7a551QaoqEXzP9fnYBbsxx0puK2AYHd58pSVLGo57uy/BLrO1Qp5w18NwPuB bNVjkd6j9Y8XOgXyhRi+vtJgq03sXm1UFzyFk+4WUuCM/BnKLHhOvpZvVh/+NMukoemf 6rfuF4KCupXWkpv6Ri25ugqjjHviX6S/jGaHbmeo502AvTIGt3Gytz9gEbwNzFm08pUi TVz/ISG35sgmH3tJc/F3dQkm76nUBe8FIAn80baF6X7qZMQxPhVRB12Mo1MzdYW0pfP0 tfsA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from :dkim-signature; bh=TF7ZgS3nb0ZRWgd31bGsjXFYy0m7k8WLWofREkbla+c=; b=t83drCyx3EJBC9Y4+B0x+x7nO2VdzNXB8LTP+szpzwbWELVgN8gegAQoEZpVGJtMR5 5oigH0ojm4S+q9kEzcNyKn4Z0TSpozfoExxB8FiAvEjwXDW++E1m2u68l9kUFuEyZpbs HTGTqN/qQpoqGjFL1T3G5WhvpAVaC/IWGPDkxPeDF4oqJU4O8NOy/WkWxB76yW3RhRsY mRfzQgtXmhiPJwdMUhGnuPLAU9ZyWgH0uOEcV1QdK09EM+gPoIMRDI0E0NxzvtMIRfvn N9JiG3/Jv5iLvx/DqOYnIV3yeeNsWYCMrcvOFMdFhh4T9xpnVKR3vvHgcYK3dT975zoj g+UQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=d1FVp+I3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i30-20020a0564020f1e00b0041d7979ec31si510351eda.622.2022.04.19.20.03.23; Tue, 19 Apr 2022 20:03:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=d1FVp+I3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1354311AbiDSQHY (ORCPT + 99 others); Tue, 19 Apr 2022 12:07:24 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38598 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1354295AbiDSQHK (ORCPT ); Tue, 19 Apr 2022 12:07:10 -0400 Received: from mga11.intel.com (mga11.intel.com [192.55.52.93]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3F50F377C3; Tue, 19 Apr 2022 09:04:27 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1650384267; x=1681920267; h=from:to:cc:subject:date:message-id; bh=+PEUzauE89816wJ5786DV+v1jrWHJ+deIxMV0Fh2UqM=; b=d1FVp+I3er2QrnAVGjvhhHmStH4tRqU8o0Li50/7F54lJm2eez6V9/XW L4WN1bgSVA3TRjyyHZIfQMLt3v3/LqTtiA0PywPeFyoNCIXk6qSxBD0pF dZzh8BG1hN0KwCNf92nYffTlnkGkHjFzXwuTes+zqlm6H03+6PmX0+hFF e7owgM3bnf5sQ1Ys+mJTgV7oo0T6qQ9z6l/ouVgO/K0sCJ4bZ6ask5Trl 1reE3wFNpWW7SWhWx5cAjAkhCbdvoA492iIweVoxjahOev+S7d8Tx/6N3 niPGGSMjE+Eqn+7pCHM4tKoqcWJVbs5fOmHwzTvSld/86EDxP/j1Zs3IP g==; X-IronPort-AV: E=McAfee;i="6400,9594,10322"; a="261404891" X-IronPort-AV: E=Sophos;i="5.90,273,1643702400"; d="scan'208";a="261404891" Received: from orsmga006.jf.intel.com ([10.7.209.51]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Apr 2022 09:04:26 -0700 X-IronPort-AV: E=Sophos;i="5.90,273,1643702400"; d="scan'208";a="529369566" Received: from arthur-vostro-3668.sh.intel.com ([10.239.13.120]) by orsmga006-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Apr 2022 09:04:21 -0700 From: Zeng Guang To: Paolo Bonzini , Sean Christopherson , Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, Dave Hansen , Tony Luck , Kan Liang , Thomas Gleixner , Ingo Molnar , Borislav Petkov , "H. Peter Anvin" , Kim Phillips , Jarkko Sakkinen , Jethro Beekman , Kai Huang Cc: x86@kernel.org, linux-kernel@vger.kernel.org, Robert Hu , Gao Chao , Zeng Guang , Robert Hoo Subject: [PATCH v9 1/9] x86/cpu: Add new VMX feature, Tertiary VM-Execution control Date: Tue, 19 Apr 2022 23:32:40 +0800 Message-Id: <20220419153240.11549-1-guang.zeng@intel.com> X-Mailer: git-send-email 2.17.1 X-Spam-Status: No, score=-7.7 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Robert Hoo A new 64-bit control field "tertiary processor-based VM-execution controls", is defined [1]. It's controlled by bit 17 of the primary processor-based VM-execution controls. Different from its brother VM-execution fields, this tertiary VM- execution controls field is 64 bit. So it occupies 2 vmx_feature_leafs, TERTIARY_CTLS_LOW and TERTIARY_CTLS_HIGH. Its companion VMX capability reporting MSR,MSR_IA32_VMX_PROCBASED_CTLS3 (0x492), is also semantically different from its brothers, whose 64 bits consist of all allow-1, rather than 32-bit allow-0 and 32-bit allow-1 [1][2]. Therefore, its init_vmx_capabilities() is a little different from others. [1] ISE 6.2 "VMCS Changes" https://www.intel.com/content/www/us/en/develop/download/intel-architecture-instruction-set-extensions-programming-reference.html [2] SDM Vol3. Appendix A.3 Reviewed-by: Sean Christopherson Reviewed-by: Maxim Levitsky Signed-off-by: Robert Hoo Signed-off-by: Zeng Guang --- arch/x86/include/asm/msr-index.h | 1 + arch/x86/include/asm/vmxfeatures.h | 3 ++- arch/x86/kernel/cpu/feat_ctl.c | 9 ++++++++- 3 files changed, 11 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index 0eb90d21049e..219a97098cf8 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -961,6 +961,7 @@ #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 #define MSR_IA32_VMX_VMFUNC 0x00000491 +#define MSR_IA32_VMX_PROCBASED_CTLS3 0x00000492 /* VMX_BASIC bits and bitmasks */ #define VMX_BASIC_VMCS_SIZE_SHIFT 32 diff --git a/arch/x86/include/asm/vmxfeatures.h b/arch/x86/include/asm/vmxfeatures.h index d9a74681a77d..ff20776dc83b 100644 --- a/arch/x86/include/asm/vmxfeatures.h +++ b/arch/x86/include/asm/vmxfeatures.h @@ -5,7 +5,7 @@ /* * Defines VMX CPU feature bits */ -#define NVMXINTS 3 /* N 32-bit words worth of info */ +#define NVMXINTS 5 /* N 32-bit words worth of info */ /* * Note: If the comment begins with a quoted string, that string is used @@ -43,6 +43,7 @@ #define VMX_FEATURE_RDTSC_EXITING ( 1*32+ 12) /* "" VM-Exit on RDTSC */ #define VMX_FEATURE_CR3_LOAD_EXITING ( 1*32+ 15) /* "" VM-Exit on writes to CR3 */ #define VMX_FEATURE_CR3_STORE_EXITING ( 1*32+ 16) /* "" VM-Exit on reads from CR3 */ +#define VMX_FEATURE_TERTIARY_CONTROLS ( 1*32+ 17) /* "" Enable Tertiary VM-Execution Controls */ #define VMX_FEATURE_CR8_LOAD_EXITING ( 1*32+ 19) /* "" VM-Exit on writes to CR8 */ #define VMX_FEATURE_CR8_STORE_EXITING ( 1*32+ 20) /* "" VM-Exit on reads from CR8 */ #define VMX_FEATURE_VIRTUAL_TPR ( 1*32+ 21) /* "vtpr" TPR virtualization, a.k.a. TPR shadow */ diff --git a/arch/x86/kernel/cpu/feat_ctl.c b/arch/x86/kernel/cpu/feat_ctl.c index da696eb4821a..993697e71854 100644 --- a/arch/x86/kernel/cpu/feat_ctl.c +++ b/arch/x86/kernel/cpu/feat_ctl.c @@ -15,6 +15,8 @@ enum vmx_feature_leafs { MISC_FEATURES = 0, PRIMARY_CTLS, SECONDARY_CTLS, + TERTIARY_CTLS_LOW, + TERTIARY_CTLS_HIGH, NR_VMX_FEATURE_WORDS, }; @@ -22,7 +24,7 @@ enum vmx_feature_leafs { static void init_vmx_capabilities(struct cpuinfo_x86 *c) { - u32 supported, funcs, ept, vpid, ign; + u32 supported, funcs, ept, vpid, ign, low, high; BUILD_BUG_ON(NVMXINTS != NR_VMX_FEATURE_WORDS); @@ -42,6 +44,11 @@ static void init_vmx_capabilities(struct cpuinfo_x86 *c) rdmsr_safe(MSR_IA32_VMX_PROCBASED_CTLS2, &ign, &supported); c->vmx_capability[SECONDARY_CTLS] = supported; + /* All 64 bits of tertiary controls MSR are allowed-1 settings. */ + rdmsr_safe(MSR_IA32_VMX_PROCBASED_CTLS3, &low, &high); + c->vmx_capability[TERTIARY_CTLS_LOW] = low; + c->vmx_capability[TERTIARY_CTLS_HIGH] = high; + rdmsr(MSR_IA32_VMX_PINBASED_CTLS, ign, supported); rdmsr_safe(MSR_IA32_VMX_VMFUNC, &ign, &funcs); -- 2.27.0