Received: by 2002:a05:6602:2086:0:0:0:0 with SMTP id a6csp4610849ioa; Wed, 27 Apr 2022 07:27:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyw4IgKrjO0MCCrD9BVlvKKoGI0mIcvZzHdQcg3e6x9uGRWXY8D3U0+1HexvTte87+A7jud X-Received: by 2002:a17:902:bcc5:b0:158:d637:8330 with SMTP id o5-20020a170902bcc500b00158d6378330mr28631581pls.134.1651069636866; Wed, 27 Apr 2022 07:27:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1651069636; cv=none; d=google.com; s=arc-20160816; b=qxXgxD6pM0waA62ugO/kTY/qG8UgplWoyOMX7SVv/y0q6eOzZiBqEbWYESvG0HgeWL yu966vLOXtB99TurQcuc6W3ZqpviO5QhH5qGoXWM1uyjON9Cjbb3PBa/Ek/614w6JhQ/ bG62c+SPQOgfoVMJmQGIVlrjEw3EvIwDGYiOHvu9HECEvE/x8k3VlzJZZZCvKHtO+tqn JcTarcHNlgcx33hBWK27Z0NdhIw/dkI6PZMHUU5/oMldG8p4YnAGTl94TMooyvS8LdzM ZU0M+4h4AjcNrnvoTNePxnkMhMd6IbzL9gUKmVbtQ1/8L1y6noRj7CZ1ctxIcyJC/7FN sYXg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=3pzG8cgssQnwRCyYxoRtgVhdpwIa1MVmzbrC5C66ibs=; b=eMIv+64jpCu3E+V/rX0vG+WMn47G6NPXgzLzcd2UpEHbb+YF0wInrNsBJw21X9IRmz Ss+V0+Y8qtKwBLdqPEr7+mZtMcd13q4cs/dROSJEwHi6BGasoW9Y32eQSAlI63uWzSO0 kMFhe10dYjVnD94erIi4VuQTgVQIc7TpYWImBJCKQfwkCIieody5W+Gov/zu8Ns/7VRh 6rj1NmGqAmAFQFwBjCN0DP1zYwQcsHr6MPa6CG4ea3oXZ/08fpU+2rAzrGE7GqcHu3q5 fqbRNM2Bg91wSt/GPNwRk7WdCE5GUvl2LD0Z1qEhGOCsVhXzeaZzeRod5DieAsyno5BN 6S3A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=wjPcgXhH; dkim=neutral (no key) header.i=@linutronix.de; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id a6-20020a656546000000b003ab390ccabbsi1681036pgw.71.2022.04.27.07.27.16 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 Apr 2022 07:27:16 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=wjPcgXhH; dkim=neutral (no key) header.i=@linutronix.de; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id E0D3D45054; Wed, 27 Apr 2022 06:58:20 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236931AbiD0OAg (ORCPT + 99 others); Wed, 27 Apr 2022 10:00:36 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33990 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237382AbiD0N71 (ORCPT ); Wed, 27 Apr 2022 09:59:27 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [IPv6:2a0a:51c0:0:12e:550::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A2A351FCDD; Wed, 27 Apr 2022 06:56:15 -0700 (PDT) Date: Wed, 27 Apr 2022 13:56:12 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1651067774; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=3pzG8cgssQnwRCyYxoRtgVhdpwIa1MVmzbrC5C66ibs=; b=wjPcgXhHkWjz+gB46UsNB0feEP3S711Q6hxCamqEtAaYvol8uTP4haXFdQZckxKH2L1XLP lVX4goyvt2YYoSq7J99Zv1ejp3qmRmbHUG7xtaT5I4zGL9qxbvPQIlsPCRpUiFTScIgT8c 1MhHYrBlRlI1k8/AGGNcrG9vL+1SpQa5txpHLAYnF2BhvPoZ7rtAqenuajPn4J4+YpDEPf b5hwSRlQmyBgaoZ+SrIMr70eRGdBZWSv9yqYvnQwnZNTJebJKFZ6OnIRZky0ua5HdZ+mAd KvkDEVAXFUmVwmPx20JStSPePjHDtzxpBBKzCTh9chtKGbEj4FWBxtHQ6c/z5Q== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1651067774; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=3pzG8cgssQnwRCyYxoRtgVhdpwIa1MVmzbrC5C66ibs=; b=a/VlehnNyRaWLkeiuypAJxPaQQs7d+hBSS2LuGXK0VY+9mMCztsP1kL7ANhm6VaPouwR99 1vyQYdwJK4mUVlBQ== From: "tip-bot2 for Thomas Gleixner" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: x86/cleanups] x86/aperfmperf: Separate AP/BP frequency invariance init Cc: Thomas Gleixner , "Rafael J. Wysocki" , "Peter Zijlstra (Intel)" , "Paul E. McKenney" , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20220415161206.536733494@linutronix.de> References: <20220415161206.536733494@linutronix.de> MIME-Version: 1.0 Message-ID: <165106777292.4207.1405426122813761201.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the x86/cleanups branch of tip: Commit-ID: 138a7f9c6beae8d652113b8e7a44994b4200bbcd Gitweb: https://git.kernel.org/tip/138a7f9c6beae8d652113b8e7a44994b4200bbcd Author: Thomas Gleixner AuthorDate: Fri, 15 Apr 2022 21:19:53 +02:00 Committer: Thomas Gleixner CommitterDate: Wed, 27 Apr 2022 15:51:08 +02:00 x86/aperfmperf: Separate AP/BP frequency invariance init This code is convoluted and because it can be invoked post init via the ACPI/CPPC code, all of the initialization functionality is built in instead of being part of init text and init data. As a first step create separate calls for the boot and the application processors. Signed-off-by: Thomas Gleixner Reviewed-by: Rafael J. Wysocki Acked-by: Peter Zijlstra (Intel) Acked-by: Paul E. McKenney Link: https://lore.kernel.org/r/20220415161206.536733494@linutronix.de --- arch/x86/include/asm/topology.h | 12 +++++------- arch/x86/kernel/acpi/cppc.c | 3 ++- arch/x86/kernel/cpu/aperfmperf.c | 23 +++++++++++------------ arch/x86/kernel/smpboot.c | 4 ++-- 4 files changed, 20 insertions(+), 22 deletions(-) diff --git a/arch/x86/include/asm/topology.h b/arch/x86/include/asm/topology.h index 9619385..e2faedc 100644 --- a/arch/x86/include/asm/topology.h +++ b/arch/x86/include/asm/topology.h @@ -216,14 +216,12 @@ extern void arch_scale_freq_tick(void); #define arch_scale_freq_tick arch_scale_freq_tick extern void arch_set_max_freq_ratio(bool turbo_disabled); -void init_freq_invariance(bool secondary, bool cppc_ready); +extern void bp_init_freq_invariance(bool cppc_ready); +extern void ap_init_freq_invariance(void); #else -static inline void arch_set_max_freq_ratio(bool turbo_disabled) -{ -} -static inline void init_freq_invariance(bool secondary, bool cppc_ready) -{ -} +static inline void arch_set_max_freq_ratio(bool turbo_disabled) { } +static inline void bp_init_freq_invariance(bool cppc_ready) { } +static inline void ap_init_freq_invariance(void) { } #endif #ifdef CONFIG_ACPI_CPPC_LIB diff --git a/arch/x86/kernel/acpi/cppc.c b/arch/x86/kernel/acpi/cppc.c index df1644d..06109d9 100644 --- a/arch/x86/kernel/acpi/cppc.c +++ b/arch/x86/kernel/acpi/cppc.c @@ -96,7 +96,8 @@ void init_freq_invariance_cppc(void) mutex_lock(&freq_invariance_lock); - init_freq_invariance(secondary, true); + if (!secondary) + bp_init_freq_invariance(true); secondary = true; mutex_unlock(&freq_invariance_lock); diff --git a/arch/x86/kernel/cpu/aperfmperf.c b/arch/x86/kernel/cpu/aperfmperf.c index 35fff01..87f34f2 100644 --- a/arch/x86/kernel/cpu/aperfmperf.c +++ b/arch/x86/kernel/cpu/aperfmperf.c @@ -428,31 +428,24 @@ static void register_freq_invariance_syscore_ops(void) static inline void register_freq_invariance_syscore_ops(void) {} #endif -void init_freq_invariance(bool secondary, bool cppc_ready) +void bp_init_freq_invariance(bool cppc_ready) { - bool ret = false; + bool ret; - if (!boot_cpu_has(X86_FEATURE_APERFMPERF)) + if (!cpu_feature_enabled(X86_FEATURE_APERFMPERF)) return; - if (secondary) { - if (static_branch_likely(&arch_scale_freq_key)) { - init_counter_refs(); - } - return; - } + init_counter_refs(); if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) ret = intel_set_max_freq_ratio(); else if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) { - if (!cppc_ready) { + if (!cppc_ready) return; - } ret = amd_set_max_freq_ratio(&arch_turbo_freq_ratio); } if (ret) { - init_counter_refs(); static_branch_enable(&arch_scale_freq_key); register_freq_invariance_syscore_ops(); pr_info("Estimated ratio of average max frequency by base frequency (times 1024): %llu\n", arch_max_freq_ratio); @@ -461,6 +454,12 @@ void init_freq_invariance(bool secondary, bool cppc_ready) } } +void ap_init_freq_invariance(void) +{ + if (cpu_feature_enabled(X86_FEATURE_APERFMPERF)) + init_counter_refs(); +} + static void disable_freq_invariance_workfn(struct work_struct *work) { static_branch_disable(&arch_scale_freq_key); diff --git a/arch/x86/kernel/smpboot.c b/arch/x86/kernel/smpboot.c index a9fc16a..023feb4 100644 --- a/arch/x86/kernel/smpboot.c +++ b/arch/x86/kernel/smpboot.c @@ -186,7 +186,7 @@ static void smp_callin(void) */ set_cpu_sibling_map(raw_smp_processor_id()); - init_freq_invariance(true, false); + ap_init_freq_invariance(); /* * Get our bogomips. @@ -1396,7 +1396,7 @@ void __init native_smp_prepare_cpus(unsigned int max_cpus) { smp_prepare_cpus_common(); - init_freq_invariance(false, false); + bp_init_freq_invariance(false); smp_sanity_check(); switch (apic_intr_mode) {