Received: by 2002:a6b:500f:0:0:0:0:0 with SMTP id e15csp895326iob; Wed, 4 May 2022 10:07:25 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzKk59WtYVUl1l5zz3OErUZd9bycR05VQ7OV9XzHEap4M3sUThANm6PvyPQ+AVgvs5Aqntf X-Received: by 2002:a17:907:a425:b0:6f4:9522:e60b with SMTP id sg37-20020a170907a42500b006f49522e60bmr8029465ejc.88.1651684043233; Wed, 04 May 2022 10:07:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1651684043; cv=none; d=google.com; s=arc-20160816; b=DHl9+Aq+0QTG919LE449iOxktP7VeUX0o4xMkRcmMoLqCywZoMFBystXZDikHVmc5p pcjWE8No/KuxrDNREeQd4CLrd0LjQDLyIECH+frIes7qwLV/c5uLk8/oT+4Kl0V4hmCU JCAJyldjER+o8fZfEJTfsb2GfMnzZybcT6pMh6sJh3L96gP/gqPL2lqR6lpBOgUe7xHR tUXhW7Qrr0rCco26EqAfVMlGXm3to6OfUKkb8qMmZ3tPC3XWUG+WAPqLre8KvRzYVJwr VeGIHP0i4g+RrCRmpspzN0/TT8SpcaJCmf5Dhd6SJgEex6D2SuT4OXN0qDdZ0+vuZ4cw C9Wg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=lFrc9vNgpG72NB/i42cRRORkDY6B9Q0EJvCBYSEohME=; b=FRoSBCwZ7yy8nsvpmMc6xcAVVJxGE56lPln0PZByXaPNEJ85+5qmoYqxX2j+MdcN0F dMzFtKxvCwRRbrhiHsmifYZfzSqZMQMQQMGQ7NO79fzJxHhhIvaPq5vQc7ewbRka2p23 C1YMoJAFp16gB888eOx/btWCE7zaB8+VdDAILEYq3EQ2XptZw9EcP7YjHn8NM10rwk79 aJz5EbsjPWyabmxuDL1fNInC5VJ835iu8FxqZ1grTxTleITN9XkuqJu/cQosWOk6n+Av ErRfl94FrcQylcoAvCwF30dtEMNepLRmgrkmKGFY/EZVzA9Usb+x9pF1wo7bULizNOn4 k/ug== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=K7gGpCHA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id jw21-20020a17090776b500b006e8c6b878fbsi15880344ejc.38.2022.05.04.10.06.58; Wed, 04 May 2022 10:07:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=K7gGpCHA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1348661AbiEDLUr (ORCPT + 99 others); Wed, 4 May 2022 07:20:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58672 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1348657AbiEDLUh (ORCPT ); Wed, 4 May 2022 07:20:37 -0400 Received: from alexa-out-sd-02.qualcomm.com (alexa-out-sd-02.qualcomm.com [199.106.114.39]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7456B25C75; Wed, 4 May 2022 04:17:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1651663021; x=1683199021; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=lFrc9vNgpG72NB/i42cRRORkDY6B9Q0EJvCBYSEohME=; b=K7gGpCHAl3bUO4lAWvU/CeeJvs3GxMoA0PihBoSlx9mChG3wj2PxPmMz MW8vYd9RunQ9+VTCLIrSF25si/YBUXQJYdzWQm2HaaUUMx6gNogiNiqwt icHFBbE7rcBxhb3CfJp8erGLQKt5asOvslwql4Mli7Tu8pBdVSKvqHrG4 4=; Received: from unknown (HELO ironmsg02-sd.qualcomm.com) ([10.53.140.142]) by alexa-out-sd-02.qualcomm.com with ESMTP; 04 May 2022 04:17:01 -0700 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg02-sd.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 04 May 2022 04:17:00 -0700 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 4 May 2022 04:17:00 -0700 Received: from hu-srivasam-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 4 May 2022 04:16:56 -0700 From: Srinivasa Rao Mandadapu To: , , , , , , , , , , CC: Srinivasa Rao Mandadapu , "Venkata Prasad Potturu" Subject: [PATCH v13 1/4] arm64: dts: qcom: sc7280: Add pinmux for I2S speaker and Headset Date: Wed, 4 May 2022 16:46:24 +0530 Message-ID: <1651662987-11704-2-git-send-email-quic_srivasam@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1651662987-11704-1-git-send-email-quic_srivasam@quicinc.com> References: <1651662987-11704-1-git-send-email-quic_srivasam@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add pinmux nodes for primary and secondary I2S for SC7280 based platforms. Signed-off-by: Srinivasa Rao Mandadapu Co-developed-by: Venkata Prasad Potturu Signed-off-by: Venkata Prasad Potturu Reviewed-by: Matthias Kaehlcke Reviewed-by: Stephen Boyd --- arch/arm64/boot/dts/qcom/sc7280-idp.dtsi | 14 +++++++++++ arch/arm64/boot/dts/qcom/sc7280.dtsi | 40 ++++++++++++++++++++++++++++++++ 2 files changed, 54 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi index 6a14259..754da58 100644 --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi @@ -367,6 +367,20 @@ bias-disable; }; +&mi2s1_data0 { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_sclk { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_ws { + drive-strength = <6>; +}; + &pm7325_gpios { key_vol_up_default: key-vol-up-default { pins = "gpio6"; diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index ccf5e95..c5b6b46 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -3890,6 +3890,46 @@ function = "edp_hot"; }; + mi2s0_data0: mi2s0-data0 { + pins = "gpio98"; + function = "mi2s0_data0"; + }; + + mi2s0_data1: mi2s0-data1 { + pins = "gpio99"; + function = "mi2s0_data1"; + }; + + mi2s0_mclk: mi2s0-mclk { + pins = "gpio96"; + function = "pri_mi2s"; + }; + + mi2s0_sclk: mi2s0-sclk { + pins = "gpio97"; + function = "mi2s0_sck"; + }; + + mi2s0_ws: mi2s0-ws { + pins = "gpio100"; + function = "mi2s0_ws"; + }; + + mi2s1_data0: mi2s1-data0 { + pins = "gpio107"; + function = "mi2s1_data0"; + }; + + mi2s1_sclk: mi2s1-sclk { + pins = "gpio106"; + function = "mi2s1_sck"; + }; + + mi2s1_ws: mi2s1-ws { + pins = "gpio108"; + function = "mi2s1_ws"; + }; + pcie1_clkreq_n: pcie1-clkreq-n { pins = "gpio79"; function = "pcie1_clkreqn"; -- 2.7.4