Received: by 2002:a6b:500f:0:0:0:0:0 with SMTP id e15csp4819016iob; Mon, 9 May 2022 02:19:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwoBvuj3lDlF4kbYuAK0pXPmcFNcwcT/4t6dboJrOPVEfkyZprwDUoK+Z0QJ+WhELzwC3Po X-Received: by 2002:a17:90b:1e50:b0:1dc:dc64:da90 with SMTP id pi16-20020a17090b1e5000b001dcdc64da90mr16108536pjb.58.1652087946598; Mon, 09 May 2022 02:19:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1652087946; cv=none; d=google.com; s=arc-20160816; b=03FS2SQcNOy2C/FZyg+vQO9UtDSVIsrXm0ALMeS68MFnWiQyGiqisK4XksUDvE6rSQ L8XUCLysoE7beYtY9MWRN72xvGC/lqTuWAA7CQsYvxzqHtSxvG2J9iHtM2k8YK0vaBmD 4Z5nAGEsXv9gpWCW/d5lkZC9Wjouw11VGl+Lja3C+SIJuV064yMT0I3G9/Z2lmKuVute hcg8uAWTUnCOojcqHPc0V96KySUbEB/zwtyrvLOoO72XsDEnNMZCpeFr/39MOM15CvcV ofaXT++LF9pSdCohwxQFPunG/a9fwOf89jXMp44uEjC8rpZwBapcW91xQKDkYMRJqn22 ghgw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=lFrc9vNgpG72NB/i42cRRORkDY6B9Q0EJvCBYSEohME=; b=fnaKGMDgixiHg0xhlxoWpPyXB93x6uI4SEoSpGb8zXBlN1ODMLZejB3u6WBPolZ/kV JgvINbIORpzSNIGz0meJGMHWborOTC9AHQloI5FLKlhIa3vBA82aP2LPjrDkorvcM1Ra zFrMLTHaLZlp/juY9b6Cv4AbHoFAtMaiQfdQhOhJhfFs6hkAqEjt5K2ZHTlL0deuaCu2 3OcznuF7+oV14KfBA88nD2aX94iUffpoXeOEgPfYMbNRHGDiUbM1hI/6Kqi4JUjs6/Ot S7u+P+k+EskKzv/WfWP/nsw9RZ1Nj/QKa0iktmtcGVodztHv0MGecKeQpPgORMSOZAvj mcKw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=YGYmikUq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [2620:137:e000::1:18]) by mx.google.com with ESMTPS id n184-20020a6327c1000000b003c5eccfb916si12902430pgn.435.2022.05.09.02.19.03 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 09 May 2022 02:19:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) client-ip=2620:137:e000::1:18; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=YGYmikUq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id BAFE418FF2B; Mon, 9 May 2022 02:05:47 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1381048AbiEEPIk (ORCPT + 99 others); Thu, 5 May 2022 11:08:40 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57434 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1381041AbiEEPIj (ORCPT ); Thu, 5 May 2022 11:08:39 -0400 Received: from alexa-out-sd-02.qualcomm.com (alexa-out-sd-02.qualcomm.com [199.106.114.39]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 43FE35AEDE; Thu, 5 May 2022 08:04:59 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1651763099; x=1683299099; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=lFrc9vNgpG72NB/i42cRRORkDY6B9Q0EJvCBYSEohME=; b=YGYmikUqo3uj2/HZ6sWnZh84opwyhptfmRja0TDuE7e92m4GGY2OY2f2 0Z1VJZWOyW0liv+6GsM+IBtgA3ubv+XvwXIu1q2xryWO/lMdyU0EEht/i DvMQEQu2JxHAujcDSJImsVJt2A6yCzkdpw8Zv9KEAtq+PgypRktEEdIni s=; Received: from unknown (HELO ironmsg-SD-alpha.qualcomm.com) ([10.53.140.30]) by alexa-out-sd-02.qualcomm.com with ESMTP; 05 May 2022 08:04:59 -0700 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg-SD-alpha.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 05 May 2022 08:04:58 -0700 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Thu, 5 May 2022 08:04:58 -0700 Received: from hu-srivasam-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Thu, 5 May 2022 08:04:53 -0700 From: Srinivasa Rao Mandadapu To: , , , , , , , , , , CC: Srinivasa Rao Mandadapu , "Venkata Prasad Potturu" Subject: [PATCH v14 1/4] arm64: dts: qcom: sc7280: Add pinmux for I2S speaker and Headset Date: Thu, 5 May 2022 20:33:21 +0530 Message-ID: <1651763004-32533-2-git-send-email-quic_srivasam@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1651763004-32533-1-git-send-email-quic_srivasam@quicinc.com> References: <1651763004-32533-1-git-send-email-quic_srivasam@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add pinmux nodes for primary and secondary I2S for SC7280 based platforms. Signed-off-by: Srinivasa Rao Mandadapu Co-developed-by: Venkata Prasad Potturu Signed-off-by: Venkata Prasad Potturu Reviewed-by: Matthias Kaehlcke Reviewed-by: Stephen Boyd --- arch/arm64/boot/dts/qcom/sc7280-idp.dtsi | 14 +++++++++++ arch/arm64/boot/dts/qcom/sc7280.dtsi | 40 ++++++++++++++++++++++++++++++++ 2 files changed, 54 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi index 6a14259..754da58 100644 --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi @@ -367,6 +367,20 @@ bias-disable; }; +&mi2s1_data0 { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_sclk { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_ws { + drive-strength = <6>; +}; + &pm7325_gpios { key_vol_up_default: key-vol-up-default { pins = "gpio6"; diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index ccf5e95..c5b6b46 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -3890,6 +3890,46 @@ function = "edp_hot"; }; + mi2s0_data0: mi2s0-data0 { + pins = "gpio98"; + function = "mi2s0_data0"; + }; + + mi2s0_data1: mi2s0-data1 { + pins = "gpio99"; + function = "mi2s0_data1"; + }; + + mi2s0_mclk: mi2s0-mclk { + pins = "gpio96"; + function = "pri_mi2s"; + }; + + mi2s0_sclk: mi2s0-sclk { + pins = "gpio97"; + function = "mi2s0_sck"; + }; + + mi2s0_ws: mi2s0-ws { + pins = "gpio100"; + function = "mi2s0_ws"; + }; + + mi2s1_data0: mi2s1-data0 { + pins = "gpio107"; + function = "mi2s1_data0"; + }; + + mi2s1_sclk: mi2s1-sclk { + pins = "gpio106"; + function = "mi2s1_sck"; + }; + + mi2s1_ws: mi2s1-ws { + pins = "gpio108"; + function = "mi2s1_ws"; + }; + pcie1_clkreq_n: pcie1-clkreq-n { pins = "gpio79"; function = "pcie1_clkreqn"; -- 2.7.4