Received: by 2002:a6b:500f:0:0:0:0:0 with SMTP id e15csp1093301iob; Thu, 12 May 2022 10:56:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxfk9N90+PUQsIL/nRmdtNbCa/x6ymyeiRbSAmyV7fcCU9rq3AAIeGdL/DQvDRaTVVGsZog X-Received: by 2002:a05:6402:27cc:b0:427:b593:62ef with SMTP id c12-20020a05640227cc00b00427b59362efmr35658604ede.409.1652378209377; Thu, 12 May 2022 10:56:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1652378209; cv=none; d=google.com; s=arc-20160816; b=MNAWbA9I0CaDX9qioLdD0OxU5epTavyGvsM3uYoLcbfYePabtmyAbAhtaOikBWtA4H qbp7nDPgxsnmYb6yYbNrbdGNkXiFZaoaQN4CXlo5aEJbsdkMJBQ/Xs7XQqXrO0o2AJYE M8zZY01U3/MP8ROf5P5NvyDGyVaKJxgzoVoZQ+uwVANnnkRu8AnnhZY8nFtxkD9T0gAs VxZHfuZQzmPxaog5AU8j9WqOa/SQgNh/5EBXIueo/ogqbSe7XSx0ps7Q29z0r6RJTKK/ MEqpIblUq3C0ZcEVNusWmr3/Vh1aM11PaOC1BRWc6yxXHlfYuAU2Ykd3rPVb+WigYwH5 3Bjg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from :dkim-signature; bh=XswWfruTz3bYVjoW5r66/vCbMkAhLTZ/FrO1QjUGPC8=; b=fYsYXdw1cRA5tyGVtjrCzA9wf5WmVtJs+dpSczA1ZfOWhclT/jMmsvhbgBVMZhEmkS hQtEejoZuMiYe/+GuVLBCMcA79uO/HEWE+AcbUxeG3hLjpgxAP4p/+pSr5fx2sQ+fF2J EY310A5zFyQI5F+49Yx6BMpAtXlh8nyW6ji17Pbhr+l3C9o6itmS4ToDqE3Lkwk+tszy HgQC2jbmNoylnDGA5jaMP9BHN0WaxT6p4gwGnjcHmBNRQ5yKKjHnGcMsO+FOPY4o6Swi 6gUKEGmsBrab48XifbQ8dCiGJEbx65lYzLjgX01jhBHVk10TuXQEZisJxCv4El7YX0d/ NoCw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=F+6wJSao; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id w21-20020aa7da55000000b004242175fd91si6021426eds.466.2022.05.12.10.56.22; Thu, 12 May 2022 10:56:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=F+6wJSao; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1352907AbiELLBt (ORCPT + 99 others); Thu, 12 May 2022 07:01:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38320 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238426AbiELLBr (ORCPT ); Thu, 12 May 2022 07:01:47 -0400 Received: from alexa-out.qualcomm.com (alexa-out.qualcomm.com [129.46.98.28]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7761C2E697; Thu, 12 May 2022 04:01:46 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1652353306; x=1683889306; h=from:to:cc:subject:date:message-id; bh=XswWfruTz3bYVjoW5r66/vCbMkAhLTZ/FrO1QjUGPC8=; b=F+6wJSaom6qbokT0FRZ5HLwepMcm/5WWQBt9gJ+AWMpQK4i0Sotkrwa9 SgFFsiQ/WWaraolV2tgCy3KNVGowz2hNeIAuDlwJexmY2uVwO5gj0j+aU TF9E/+YtX7BX4ejicdv73EB43J5ReL1NKX3pnDwpws12olleCwKlhErxu I=; Received: from ironmsg09-lv.qualcomm.com ([10.47.202.153]) by alexa-out.qualcomm.com with ESMTP; 12 May 2022 04:01:46 -0700 X-QCInternal: smtphost Received: from ironmsg01-blr.qualcomm.com ([10.86.208.130]) by ironmsg09-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 12 May 2022 04:01:44 -0700 X-QCInternal: smtphost Received: from blr-ubuntu-435.qualcomm.com ([10.79.42.176]) by ironmsg01-blr.qualcomm.com with ESMTP; 12 May 2022 16:31:42 +0530 Received: by blr-ubuntu-435.qualcomm.com (Postfix, from userid 2327845) id 98C169008B1; Thu, 12 May 2022 16:31:41 +0530 (IST) From: Shreyas K K To: Will Deacon , Catalin Marinas , Marc Zyngier , Suzuki K Poulose , Mark Rutland Cc: Andre Przywara , linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, Jeffrey Hugo , Shreyas K K , Sai Prakash Ranjan , Rajendra Nayak , Prasanna Kumar Subject: [PATCH V3] arm64: Enable repeat tlbi workaround on KRYO4XX gold CPUs Date: Thu, 12 May 2022 16:31:34 +0530 Message-Id: <20220512110134.12179-1-quic_shrekk@quicinc.com> X-Mailer: git-send-email 2.17.1 X-Spam-Status: No, score=-2.5 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, RCVD_IN_DNSWL_LOW,SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add KRYO4XX gold/big cores to the list of CPUs that need the repeat TLBI workaround. Apply this to the affected KRYO4XX cores (rcpe to rfpe). The variant and revision bits are implementation defined and are different from the their Cortex CPU counterparts on which they are based on, i.e., (r0p0 to r3p0) is equivalent to (rcpe to rfpe). Signed-off-by: Shreyas K K --- Changes in v2: * r2p0 and r3p0 are also affected by this erratum. * Add the corresponding cores (repe and rfpe) making the range rcpe to rfpe. Changes in v3: * Fix the CPU model macro. Documentation/arm64/silicon-errata.rst | 3 +++ arch/arm64/kernel/cpu_errata.c | 2 ++ 2 files changed, 5 insertions(+) diff --git a/Documentation/arm64/silicon-errata.rst b/Documentation/arm64/silicon-errata.rst index 466cb9e89047..d27db84d585e 100644 --- a/Documentation/arm64/silicon-errata.rst +++ b/Documentation/arm64/silicon-errata.rst @@ -189,6 +189,9 @@ stable kernels. +----------------+-----------------+-----------------+-----------------------------+ | Qualcomm Tech. | Kryo4xx Silver | N/A | ARM64_ERRATUM_1024718 | +----------------+-----------------+-----------------+-----------------------------+ +| Qualcomm Tech. | Kryo4xx Gold | N/A | ARM64_ERRATUM_1286807 | ++----------------+-----------------+-----------------+-----------------------------+ + +----------------+-----------------+-----------------+-----------------------------+ | Fujitsu | A64FX | E#010001 | FUJITSU_ERRATUM_010001 | +----------------+-----------------+-----------------+-----------------------------+ diff --git a/arch/arm64/kernel/cpu_errata.c b/arch/arm64/kernel/cpu_errata.c index 4c9b5b4b7a0b..a0f3d0aaa3c5 100644 --- a/arch/arm64/kernel/cpu_errata.c +++ b/arch/arm64/kernel/cpu_errata.c @@ -208,6 +208,8 @@ static const struct arm64_cpu_capabilities arm64_repeat_tlbi_list[] = { #ifdef CONFIG_ARM64_ERRATUM_1286807 { ERRATA_MIDR_RANGE(MIDR_CORTEX_A76, 0, 0, 3, 0), + /* Kryo4xx Gold (rcpe to rfpe) => (r0p0 to r3p0) */ + ERRATA_MIDR_RANGE(MIDR_QCOM_KRYO_4XX_GOLD, 0xc, 0xe, 0xf, 0xe), }, #endif {}, -- 2.17.1