Received: by 2002:a6b:500f:0:0:0:0:0 with SMTP id e15csp943124iob; Fri, 13 May 2022 17:16:01 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyysrsPjB8xWggZG4jN9sh/mrgcBNhFnqA+ZrCu/2xpbOu9HEU6NICUk4GGHr9IPWCHTzaQ X-Received: by 2002:adf:9dcc:0:b0:20a:ed44:fd48 with SMTP id q12-20020adf9dcc000000b0020aed44fd48mr5854653wre.120.1652487361399; Fri, 13 May 2022 17:16:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1652487361; cv=none; d=google.com; s=arc-20160816; b=Uk/EdEchxUgem+K/3J46w9k2K9oTJbvVuTQAZh6MTrWCIOtrHZQipMh3kMXFtnjtNJ ND/RoTyuoJGVuZ4EpYVeyHJ24By+/DSZrHRMP1Vy3dBr3iP3G4UM2ac8kN9ZdZZrB+4A Bf1xYZwsKWsr7iuVK9fedjMGOdvt8KJm3xxRT0E7UaaMyhAMajWazR0FOcHmvyHHxVkE ntDO1Sbw2EMKCvIV0/61ZxdvB1+7vl7sPlBW0YMJ0RiWuSLGEkZha+NplLFr25dpKQqB ODCYEpJiwz92HRMMAHGnVY2z9lV82a6mTeeG26pQ9xLfPtCEGtDWsir+OpstchJVlKVy A6vQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:from:subject:references:mime-version :message-id:in-reply-to:date:reply-to:dkim-signature; bh=bSUiUXGuiZeZXDy6szRyl5Pb0BlIGgSml446k/D2EYc=; b=nbtaGsno+5+NXdBHOwa70cTKMK733KCwFNRu40hcMUQHT2A5ncJ/MAM5ivGGJVn6TW fgshGWgAAFuZDquGa4f52GHPpAMsC3YENIPwPDDb+g7Pm5loBCiWT0zvkjiYcWqU/YvD Q81AsvDQaNRzd/oUIdnJtpy1DsLAqgz+LyMoxAQw8zit6Ww0fRRAMQGa6jmFcDkv4Hzo dhhtbN0Bhise7GG1yL5y6P7p1pfKRIyTgx/TPRVJLelnIkkJlB+t2+duy66X4GgaSDIB q1AZ30h+1U9t/tdAtzdYsUlkoNamIStaPPTLX3ambPVTMahOmFqcOug8KknrCVaIyAPR mb6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20210112 header.b=L4h+SAkP; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id p16-20020a5d6390000000b0020ace3ae2e0si3324981wru.956.2022.05.13.17.16.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 13 May 2022 17:16:01 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20210112 header.b=L4h+SAkP; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 7EA6432C1E0; Fri, 13 May 2022 16:15:43 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1354702AbiELW1b (ORCPT + 99 others); Thu, 12 May 2022 18:27:31 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45286 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1359148AbiELW1X (ORCPT ); Thu, 12 May 2022 18:27:23 -0400 Received: from mail-pl1-x64a.google.com (mail-pl1-x64a.google.com [IPv6:2607:f8b0:4864:20::64a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BCD5B69484 for ; Thu, 12 May 2022 15:27:22 -0700 (PDT) Received: by mail-pl1-x64a.google.com with SMTP id t14-20020a1709028c8e00b0015cf7e541feso3369398plo.1 for ; Thu, 12 May 2022 15:27:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20210112; h=reply-to:date:in-reply-to:message-id:mime-version:references :subject:from:to:cc; bh=bSUiUXGuiZeZXDy6szRyl5Pb0BlIGgSml446k/D2EYc=; b=L4h+SAkPbx0grNeYQbaXxmVWIV5Ls1B38Oy26hddUO821qYdicU61uy4E2aQvj+5HO oNfcDCOz1Wbb/+FaJe+Ha0DZNYA10qc5mJbH5eesdxw6zZFIa7Nm43GG0Es5gefL4vmj 3xoVEkQC7ji8RztiX7tBFxdj/E7NM9WfLqdtIfHTfCKAc1Cq7ccAIOQSS4TIHRRHeGQX KNWDY3TnfbQe0bLKrp5v/EWqNv3Uge1TI71goS9hgYf0tY2A0hT0IF0QGcswXN/x8mEG +XvoddC26T1aWtOmbw3JYMwh6Lbfj335+oXaXNXQ3DkNRKpwsEgFV81U/rviK+pIVNzy sc5g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:reply-to:date:in-reply-to:message-id :mime-version:references:subject:from:to:cc; bh=bSUiUXGuiZeZXDy6szRyl5Pb0BlIGgSml446k/D2EYc=; b=ayAaUUaaEymdCoes/fnwbmLAqynA9BBaB2xRiSeBtBGs/XzDV1frcAgF13kdg91QyF WEe23pRT/g2W8Y39hsF5x/WisYGEw7HBldKD2XWYwZzHxUNeYzvp+QWD5mzY9SWIpSEE fcNnx8fZWSl5gvHrZnbkefho+glp9Nxt2nPJeqj+tr7r+/mpekVLvwvaGOB1TcsT9737 LFza5UvcYaHNOsHypsGTC5BZDcC0+9a9Z8wad2DASmJd6nhN/Ncz1ulhcLfkKD4UTVHP C1zBvarwqFRd37dp5ggB1HuEw+5iujxUWgH7EZRf+dLdJyTravv/uRZNSEf4mRaU40a4 Adqg== X-Gm-Message-State: AOAM532oN+NoD9Gw+Z1ncs5fYWSiEmbPiRSpb8nyIz4vogIxQ3qKpgg+ 1V+awUwkDxNbPBnm83MHI5ILgKQPFXA= X-Received: from seanjc.c.googlers.com ([fda3:e722:ac3:cc00:7f:e700:c0a8:3e5]) (user=seanjc job=sendgmr) by 2002:a17:903:41c9:b0:15e:ae15:294f with SMTP id u9-20020a17090341c900b0015eae15294fmr1914969ple.44.1652394442293; Thu, 12 May 2022 15:27:22 -0700 (PDT) Reply-To: Sean Christopherson Date: Thu, 12 May 2022 22:27:15 +0000 In-Reply-To: <20220512222716.4112548-1-seanjc@google.com> Message-Id: <20220512222716.4112548-3-seanjc@google.com> Mime-Version: 1.0 References: <20220512222716.4112548-1-seanjc@google.com> X-Mailer: git-send-email 2.36.0.550.gb090851708-goog Subject: [PATCH 2/3] KVM: x86: Use explicit case-statements for MCx banks in {g,s}et_msr_mce() From: Sean Christopherson To: Paolo Bonzini Cc: Sean Christopherson , Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, linux-kernel@vger.kernel.org, Jue Wang Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-9.5 required=5.0 tests=BAYES_00,DKIMWL_WL_MED, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE, USER_IN_DEF_DKIM_WL autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Use an explicit case statement to grab the full range of MCx bank MSRs in {g,s}et_msr_mce(), and manually check only the "end" (the number of banks configured by userspace may be less than the max). The "default" trick works, but is a bit odd now, and will be quite odd if/when support for accessing MCx_CTL2 MSRs is added, which has near identical logic. Hoist "offset" to function scope so as to avoid curly braces for the case statement, and because MCx_CTL2 support will need the same variables. Opportunstically clean up the comment about allowing bit 10 to be cleared from bank 4. No functional change intended. Cc: Jue Wang Signed-off-by: Sean Christopherson --- arch/x86/kvm/x86.c | 71 ++++++++++++++++++++++++---------------------- 1 file changed, 37 insertions(+), 34 deletions(-) diff --git a/arch/x86/kvm/x86.c b/arch/x86/kvm/x86.c index bc6db58975dc..7e685ea9882b 100644 --- a/arch/x86/kvm/x86.c +++ b/arch/x86/kvm/x86.c @@ -3206,6 +3206,7 @@ static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info) unsigned bank_num = mcg_cap & 0xff; u32 msr = msr_info->index; u64 data = msr_info->data; + u32 offset, last_msr; switch (msr) { case MSR_IA32_MCG_STATUS: @@ -3219,32 +3220,33 @@ static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info) return 1; vcpu->arch.mcg_ctl = data; break; + case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1: + last_msr = MSR_IA32_MCx_CTL(bank_num) - 1; + if (msr > last_msr) + return 1; + + offset = array_index_nospec(msr - MSR_IA32_MC0_CTL, + last_msr + 1 - MSR_IA32_MC0_CTL); + + /* + * Only 0 or all 1s can be written to IA32_MCi_CTL, all other + * values are architecturally undefined. But, some Linux + * kernels clear bit 10 in bank 4 to workaround a BIOS/GART TLB + * issue on AMD K8s, allow bit 10 to be clear when setting all + * other bits in order to avoid an uncaught #GP in the guest. + */ + if ((offset & 0x3) == 0 && + data != 0 && (data | (1 << 10)) != ~(u64)0) + return 1; + + /* MCi_STATUS */ + if (!msr_info->host_initiated && (offset & 0x3) == 1 && + data != 0 && !can_set_mci_status(vcpu)) + return 1; + + vcpu->arch.mce_banks[offset] = data; + break; default: - if (msr >= MSR_IA32_MC0_CTL && - msr < MSR_IA32_MCx_CTL(bank_num)) { - u32 offset = array_index_nospec( - msr - MSR_IA32_MC0_CTL, - MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL); - - /* only 0 or all 1s can be written to IA32_MCi_CTL - * some Linux kernels though clear bit 10 in bank 4 to - * workaround a BIOS/GART TBL issue on AMD K8s, ignore - * this to avoid an uncatched #GP in the guest - */ - if ((offset & 0x3) == 0 && - data != 0 && (data | (1 << 10)) != ~(u64)0) - return 1; - - /* MCi_STATUS */ - if (!msr_info->host_initiated && - (offset & 0x3) == 1 && data != 0) { - if (!can_set_mci_status(vcpu)) - return 1; - } - - vcpu->arch.mce_banks[offset] = data; - break; - } return 1; } return 0; @@ -3789,6 +3791,7 @@ static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host) u64 data; u64 mcg_cap = vcpu->arch.mcg_cap; unsigned bank_num = mcg_cap & 0xff; + u32 offset, last_msr; switch (msr) { case MSR_IA32_P5_MC_ADDR: @@ -3806,16 +3809,16 @@ static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host) case MSR_IA32_MCG_STATUS: data = vcpu->arch.mcg_status; break; - default: - if (msr >= MSR_IA32_MC0_CTL && - msr < MSR_IA32_MCx_CTL(bank_num)) { - u32 offset = array_index_nospec( - msr - MSR_IA32_MC0_CTL, - MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL); + case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1: + last_msr = MSR_IA32_MCx_CTL(bank_num) - 1; + if (msr > last_msr) + return 1; - data = vcpu->arch.mce_banks[offset]; - break; - } + offset = array_index_nospec(msr - MSR_IA32_MC0_CTL, + last_msr + 1 - MSR_IA32_MC0_CTL); + data = vcpu->arch.mce_banks[offset]; + break; + default: return 1; } *pdata = data; -- 2.36.0.550.gb090851708-goog