Received: by 2002:a6b:500f:0:0:0:0:0 with SMTP id e15csp283004iob; Wed, 18 May 2022 02:03:32 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzeeRGSLpjo1O2mCAp/dsepIKhlJYNcXHEBaXV1czZ+ky7GKXXbdwQnyc7uVnt8f/vdXT1V X-Received: by 2002:a17:90b:380b:b0:1dc:6d24:76ff with SMTP id mq11-20020a17090b380b00b001dc6d2476ffmr40884893pjb.42.1652864612185; Wed, 18 May 2022 02:03:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1652864612; cv=none; d=google.com; s=arc-20160816; b=EUPIznvWmpeGFoPdhj9bWnTgDa81rBQGZuXGueEykHcaZoM9ZACESiJW0o/DdlFljT KW4xupc+HFvU88S1bLyrhYEtpga6W3FhDEWMtijDRqXysD9Jn1a8nZLlzK/D0a772eBE +Hcus9qZZx5ABDI3gKyPQtFxuEiJvbbRqCMfdZPmQh1M4E8eXmEzoQOsUOYK7YfSVOaR WfYriQ1BM1W4OHCbAkX7Nku0uUwRF7q0yHA2O762LOF/fQ1WKuS9WGVd3NwmePIJ9Xvk KOouE9s7ITimYQI+ZNezCbzajy8vPXOVNizaPc0hjCRt8+ugJ1vvQ13fFRPaFhFDVjLY PbPg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=hys3l6B/f/m5RP65EJiF339ORheuybkD3ZswK8n889w=; b=HmEfRXEoCc59+pWdwjSNTNwlourHrg3sNuOGcQ6/+I4EmKc27ynT9SUP1u9P4Nq7Tc /IXUV91foIKW0BcH65fC7mQhJGxvZhlpucFgvZrEJRA+vWYvPT3e100dUYisAV1pJgG/ TMfPSQZuLcLSwRPJx6t+rTjS3sFBhmZjoyhU3fQVK7DTf0/M7GFYYakw/YKy9fi+VuUn btoOkWZ5SZGxErXRQwyf88ZsHGJZzBSSc2xTnY4YCvCQkJrFUoKy5+ctgJzMFel7tW61 BllBaq0HCVelf0izvd1EWF8GeHUEVdNEyPOMP1W4ILGLvI8ZaVsQ0KuAdqV2/ofN0izk FbxA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [2620:137:e000::1:18]) by mx.google.com with ESMTPS id s3-20020a056a0008c300b0051826918034si2348167pfu.1.2022.05.18.02.03.29 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 18 May 2022 02:03:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) client-ip=2620:137:e000::1:18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id CCFC013C4FA; Wed, 18 May 2022 02:03:27 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233698AbiERJDO (ORCPT + 99 others); Wed, 18 May 2022 05:03:14 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46158 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233682AbiERJDN (ORCPT ); Wed, 18 May 2022 05:03:13 -0400 Received: from gloria.sntech.de (gloria.sntech.de [185.11.138.130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 02E20131F0E; Wed, 18 May 2022 02:03:07 -0700 (PDT) Received: from ip5b412258.dynamic.kabel-deutschland.de ([91.65.34.88] helo=diego.localnet) by gloria.sntech.de with esmtpsa (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1nrFa3-0007Q7-65; Wed, 18 May 2022 11:02:55 +0200 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: Rob Herring , Philipp Tomsich Cc: palmer@dabbelt.com, paul.walmsley@sifive.com, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, wefu@redhat.com, guoren@kernel.org, atishp@atishpatra.org, anup@brainfault.org, mick@ics.forth.gr, samuel@sholland.org, cmuellner@linux.com, krzk+dt@kernel.org, devicetree@vger.kernel.org Subject: Re: [PATCH v2 1/3] dt-bindings: riscv: document cbom-block-size Date: Wed, 18 May 2022 11:02:54 +0200 Message-ID: <1893094.PYKUYFuaPT@diego> In-Reply-To: References: <20220511214132.2281431-1-heiko@sntech.de> <20220518002529.GA1928329-robh@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 7Bit Content-Type: text/plain; charset="us-ascii" X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI,RDNS_NONE, SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Mittwoch, 18. Mai 2022, 10:22:17 CEST schrieb Philipp Tomsich: > +David Kruckemyer (who is chairing the CMO task-group within RVI). > > On Wed, 18 May 2022 at 02:25, Rob Herring wrote: > > > > On Wed, May 11, 2022 at 11:41:30PM +0200, Heiko Stuebner wrote: > > > The Zicbom operates on a block-size defined for the cpu-core, > > > which does not necessarily match other cache-sizes used. > > > > > > So add the necessary property for the system to know the core's > > > block-size. > > > > > > Signed-off-by: Heiko Stuebner > > > --- > > > Documentation/devicetree/bindings/riscv/cpus.yaml | 7 +++++++ > > > 1 file changed, 7 insertions(+) > > > > > > diff --git a/Documentation/devicetree/bindings/riscv/cpus.yaml b/Documentation/devicetree/bindings/riscv/cpus.yaml > > > index d632ac76532e..b179bfd155a3 100644 > > > --- a/Documentation/devicetree/bindings/riscv/cpus.yaml > > > +++ b/Documentation/devicetree/bindings/riscv/cpus.yaml > > > @@ -63,6 +63,13 @@ properties: > > > - riscv,sv48 > > > - riscv,none > > > > > > + riscv,cbom-block-size: > > > + $ref: /schemas/types.yaml#/definitions/uint32 > > > > Any value 0-2^32 is valid? > > > > > + description: > > > + Blocksize in bytes for the Zicbom cache operations. The block > > > + size is a property of the core itself and does not necessarily > > > + match other software defined cache sizes. > > > > What about hardware defined cache sizes? I'm scratching my head as to > > what a 'software defined cache size' is. I agree that this should be worded better. The intent was to tell that this is different from say the l1-cache-block-size. I.e. these values can be the same but don't need to be. But I guess I got too much lead on by a kernel implementation detail (L1_CACHE_BYTES constant) > This seems to be a misnomer, as the specification doesn't use the term > and rather talks about the "size of a cache block for [operation > name]". > > There are currently two such 'operation sizes' discoverable by software: > - size of the cache block for management and prefetch instructions > - size of the cache block for zero instructions > > For whatever it's worth, cache operations in RISC-V attempt to > disassociate the underlying hardware cache geometry from software. > See https://github.com/riscv/riscv-CMOs/blob/master/specifications/cmobase-v1.0.1.pdf > for the CMO specification, and the discoverable parameters are listed > in section 2.7. > > Philipp. > > > > + > > > riscv,isa: > > > description: > > > Identifies the specific RISC-V instruction set architecture > > > -- > > > 2.35.1 > > > > > > >