Received: by 2002:a05:6602:18e:0:0:0:0 with SMTP id m14csp4632109ioo; Tue, 31 May 2022 08:21:01 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx6tLM/aJKUc7l0bDAzPAMmTqm2Sd6GJ4HkQUQtqP/UXC6E8aCZsAUeBlz2uIVmyB0PFkl4 X-Received: by 2002:a05:6402:2789:b0:42d:ce10:1d6 with SMTP id b9-20020a056402278900b0042dce1001d6mr13803867ede.188.1654010460483; Tue, 31 May 2022 08:21:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654010460; cv=none; d=google.com; s=arc-20160816; b=Kbc7scDwAQdPA02II2uFOf8473QLaSS453Qi0p11ozuSR29MDyF0P5i0geoN6g8hIV tOf4eaJ62sUd3jrQCVlq/Bl1mknr/iAG8MRl4S/GJimI9qotFEuhjH88yBr+l1We+d9/ idasS40YMzCiH4swQnv9s1rQcMd7DAZwkwxr86DoCsWBDlANLqkCffEx7Jz7M+K7+UOR RSyOvPmXKYvtG8liyTjnAz9QBvik9x8AIXTDwmjqEZXx0l98KCYXSJnzmZoNiGnUmMBE TGIljKM8XSYLT6DJKwLLXbXi7Vtmn+yR+ZiipFpazSmirm4W90s/2WKocr6WAdqBlF4L B+Kg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=GpiLQLI8GCB6G3Lq3UilGVsP9FCiVv4RIafgcFUqclc=; b=BGbt3pUu4zANG0F3CAIg9lGHXq9JSJeX39F+K019/nOwCLIMavPIsQBQ6dPdIwmZ5n zSCKVciJTF4zALq/0NepSCAbtqoEgeLPNfrZxqyuLzimDvhnv9oRe2DC4nUaBv6rR3YI Zo7M/lym2HuVyjRfgPmcLvPlEAEe0atmDjHmKJ+ni/xsB4ALHs/q2FWiyAiXNH14hwpF SCJchkYe9zc5oTaWw2hcDl8UkHsmV3inyubi2TH9c/nR1OxfOh/8+RakyP+EZMiqIpFv kyGfAehGoG+wTN0dx0ztZ0gxALvLTtI9xdHDJ0n80K3W2Ro/gi8PM5Utg1hRSr6W81Wi 3kGQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=BCKgayui; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x18-20020a50d612000000b0042ac9b0412dsi8750420edi.616.2022.05.31.08.20.34; Tue, 31 May 2022 08:21:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=BCKgayui; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238719AbiE3Nva (ORCPT + 99 others); Mon, 30 May 2022 09:51:30 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41274 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238412AbiE3NpW (ORCPT ); Mon, 30 May 2022 09:45:22 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7E5399CF07; Mon, 30 May 2022 06:33:02 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id EB5EDB80D89; Mon, 30 May 2022 13:33:00 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id BEBCEC36AE5; Mon, 30 May 2022 13:32:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1653917579; bh=l02XFBHB/VVQvp0Ko1aJcIobXQWciTwHKxK0m/xR3kU=; h=References:In-Reply-To:From:Date:Subject:To:Cc:From; b=BCKgayuiNbeBIXB9tpWuziil+oHeKp1Ykdup3LYL1wVuJu+RN86VPZpNsBXMElU1A /x3m18fquaQ8PdwCstBlYhewBN/H2YUSwY7Koiiv9kHnSjhilPC94UbhOO38i0IDDa AEPIZ7XOj9rPPKswW+ASeqJ29j55kphOqvm+3qfYLj1QBQ+Y1MjP9D8sgLkvq/If3l J2Q6NWyfSVjDiwht2+3kTP1r+pWqU/hueD5vS/vbY4eK8EccAaSbjP/OR7LU8Z37mq CjQTu1u2oGlbG+Y2BhA9w3qF5Na55xTW/PkdjSRrwtHqZdSvxsM8jUsRmdYZdDrBZk cHWEukUZYdWgw== Received: by mail-oi1-f169.google.com with SMTP id v9so13972561oie.5; Mon, 30 May 2022 06:32:59 -0700 (PDT) X-Gm-Message-State: AOAM53230Z13uCPa2f0BtA3acxNLx4Mis0v4w6Revf3zMwK+cFm2ajrX OGe8AoJqB179Vz/JCmJzBHJhcRVRcF/fDy2k9+A= X-Received: by 2002:a05:6808:f88:b0:32b:d10f:cc6b with SMTP id o8-20020a0568080f8800b0032bd10fcc6bmr8025066oiw.228.1653917578857; Mon, 30 May 2022 06:32:58 -0700 (PDT) MIME-Version: 1.0 References: <20220530132425.1929512-1-sashal@kernel.org> <20220530132425.1929512-147-sashal@kernel.org> In-Reply-To: <20220530132425.1929512-147-sashal@kernel.org> From: Ard Biesheuvel Date: Mon, 30 May 2022 15:32:47 +0200 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH AUTOSEL 5.18 147/159] ARM: 9201/1: spectre-bhb: rely on linker to emit cross-section literal loads To: Sasha Levin Cc: Linux Kernel Mailing List , "# 3.4.x" , Russell King , Russell King , Linus Walleij , Nicolas Pitre , Keith Packard , Arnd Bergmann , Linux ARM Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-7.7 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org AUTONAK As discussed before, please disregard all patches authored by me when running the bot. On Mon, 30 May 2022 at 15:31, Sasha Levin wrote: > > From: Ard Biesheuvel > > [ Upstream commit ad12c2f1587c6ec9b52ff226f438955bfae6ad89 ] > > The assembler does not permit 'LDR PC, ' when the symbol lives in a > different section, which is why we have been relying on rather fragile > open-coded arithmetic to load the address of the vector_swi routine into > the program counter using a single LDR instruction in the SWI slot in > the vector table. The literal was moved to a different section to in > commit 19accfd373847 ("ARM: move vector stubs") to ensure that the > vector stubs page does not need to be mapped readable for user space, > which is the case for the vector page itself, as it carries the kuser > helpers as well. > > So the cross-section literal load is open-coded, and this relies on the > address of vector_swi to be at the very start of the vector stubs page, > and we won't notice if we got it wrong until booting the kernel and see > it break. Fortunately, it was guaranteed to break, so this was fragile > but not problematic. > > Now that we have added two other variants of the vector table, we have 3 > occurrences of the same trick, and so the size of our ISA/compiler/CPU > validation space has tripled, in a way that may cause regressions to only > be observed once booting the image in question on a CPU that exercises a > particular vector table. > > So let's switch to true cross section references, and let the linker fix > them up like it fixes up all the other cross section references in the > vector page. > > Signed-off-by: Ard Biesheuvel > Signed-off-by: Russell King (Oracle) > Signed-off-by: Sasha Levin > --- > arch/arm/kernel/entry-armv.S | 22 +++++++++++++++------- > 1 file changed, 15 insertions(+), 7 deletions(-) > > diff --git a/arch/arm/kernel/entry-armv.S b/arch/arm/kernel/entry-armv.S > index 7a8682468a84..f181af18a904 100644 > --- a/arch/arm/kernel/entry-armv.S > +++ b/arch/arm/kernel/entry-armv.S > @@ -1176,10 +1176,15 @@ ENDPROC(vector_bhb_bpiall_\name) > .endm > > .section .stubs, "ax", %progbits > - @ This must be the first word > + @ These need to remain at the start of the section so that > + @ they are in range of the 'SWI' entries in the vector tables > + @ located 4k down. > +.L__vector_swi: > .word vector_swi > #ifdef CONFIG_HARDEN_BRANCH_HISTORY > +.L__vector_bhb_loop8_swi: > .word vector_bhb_loop8_swi > +.L__vector_bhb_bpiall_swi: > .word vector_bhb_bpiall_swi > #endif > > @@ -1322,10 +1327,11 @@ vector_addrexcptn: > .globl vector_fiq > > .section .vectors, "ax", %progbits > -.L__vectors_start: > W(b) vector_rst > W(b) vector_und > - W(ldr) pc, .L__vectors_start + 0x1000 > +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_swi ) > +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_swi ) > + W(ldr) pc, . > W(b) vector_pabt > W(b) vector_dabt > W(b) vector_addrexcptn > @@ -1334,10 +1340,11 @@ vector_addrexcptn: > > #ifdef CONFIG_HARDEN_BRANCH_HISTORY > .section .vectors.bhb.loop8, "ax", %progbits > -.L__vectors_bhb_loop8_start: > W(b) vector_rst > W(b) vector_bhb_loop8_und > - W(ldr) pc, .L__vectors_bhb_loop8_start + 0x1004 > +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_bhb_loop8_swi ) > +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_bhb_loop8_swi ) > + W(ldr) pc, . > W(b) vector_bhb_loop8_pabt > W(b) vector_bhb_loop8_dabt > W(b) vector_addrexcptn > @@ -1345,10 +1352,11 @@ vector_addrexcptn: > W(b) vector_bhb_loop8_fiq > > .section .vectors.bhb.bpiall, "ax", %progbits > -.L__vectors_bhb_bpiall_start: > W(b) vector_rst > W(b) vector_bhb_bpiall_und > - W(ldr) pc, .L__vectors_bhb_bpiall_start + 0x1008 > +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_bhb_bpiall_swi ) > +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_bhb_bpiall_swi ) > + W(ldr) pc, . > W(b) vector_bhb_bpiall_pabt > W(b) vector_bhb_bpiall_dabt > W(b) vector_addrexcptn > -- > 2.35.1 >