Received: by 2002:a05:6602:18e:0:0:0:0 with SMTP id m14csp4794006ioo; Tue, 31 May 2022 11:45:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwILnTmaCjInaXA06g5U8XhB4UXZyz//S3/YwMylO3f7Qj9wxAVrk6uChcAnyDKMvDW2Qhg X-Received: by 2002:a17:907:160a:b0:6ff:29ea:5ea with SMTP id hb10-20020a170907160a00b006ff29ea05eamr22664444ejc.267.1654022715074; Tue, 31 May 2022 11:45:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654022715; cv=none; d=google.com; s=arc-20160816; b=UIZ1+iVDiSEcUo7+vmYEHeREHVSljDEIdV1oe8CxdTQqEMPjBymhGE4D/E99CuRSRR 28+jAaMJw/pTKQg2H1eMMxN8pdCJibVfwSFnlfkneQMQiEzTPYqtmOQLiuIDFADl3IDx dwSCXivtnUjzQGhbM68BHgwqDBYFcwKj/rhHDo8odM8+eXvDpUKIjrq9NKP9KHbcMvST HJh9O32Hxrg++eZ07t6LoTIs1H3BG5zaXf5CqpxAT10nGFPFtiV2FsIX2TN8fhIBzKHG 0Wcylo5LVosS5vjA64Fox5RoOBBkW77yczA3b5zoU3/7+gSx0/pjbEvZn9HAgObCFTQQ p/Sg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=objny21lFRK6hiZewWLkx+3w0Lbq2EgohVe4O0WcyrM=; b=DaYIx0sicm2bSBq9VnyK5y5rInTnoVemVSiBC3nKb+WZ1plXUkwC5BrFwuYSRoH3Ge 5upF7GKAqb849cQBTia5WNWzmHRDMIez/GGMGC+zsOhda12UNm53eWC5CAlaqxUoxxy8 x4wzRddF88+3YCvV0foT91TscwXfA2CbbWwK0VHEjg8CrQc9CuGVgNRCZly9DDbkkhnE Akd9QtYyWVgQ53yQRm8DdtWrerg9s/bUN8H5fmTGkPiccNlN+mfiwushzqlHtT2nz+uh Lg8dwNxdbIKjA/7H/6NY8edA7d+H+8CdYbBcOdXdN/ZjdB9tAT9RFWxCA0oprmHCWkWJ vgkQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=LZHDAoem; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id d20-20020aa7c1d4000000b0042dd608eb5fsi5194314edp.630.2022.05.31.11.44.47; Tue, 31 May 2022 11:45:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=LZHDAoem; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241746AbiE3Oww (ORCPT + 99 others); Mon, 30 May 2022 10:52:52 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50304 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S240179AbiE3OcA (ORCPT ); Mon, 30 May 2022 10:32:00 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 6A842132754; Mon, 30 May 2022 06:53:27 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 001B7B80DC0; Mon, 30 May 2022 13:53:11 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 9B169C3411F; Mon, 30 May 2022 13:53:08 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1653918789; bh=qdL3By0ZebRGXhLApY9ltw5ex3EZW+bXvOSzc8J4/nk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=LZHDAoemOLQFdndxtChq2Nv83idHztjnUS+/YCO9Q/Pdl139feavjQ1hz5XQHGz0r 4LCt+eKEGVOFD/bUk7vuyF9tnAKXqyrEnsh+UHNDCMLq5BS/5x6WKvLeTf/PBN1f2w c/te/pdx2+/vFFIE/XUqghPlu4Qe935IF2vctbMLjSujNy+VH+M6W/Qr3SXoKsCPjE XHUrGGyMx5j1HzSbg78Vkh9cIgZfUWQYrr94bXPLPdec3cKMpdIEBo66gDxdgVYT3x h1o0aF+EZ0L+e0jhBJ/wT+EHNRlhr/nwlBRe2JivGoJac9tKwZftQhx6Zn46tq1f7p I9EuMo/QxT36Q== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Ard Biesheuvel , Russell King , Sasha Levin , linux@armlinux.org.uk, linus.walleij@linaro.org, nico@fluxnic.net, keithpac@amazon.com, arnd@arndb.de, linux-arm-kernel@lists.infradead.org Subject: [PATCH AUTOSEL 4.9 22/24] ARM: 9201/1: spectre-bhb: rely on linker to emit cross-section literal loads Date: Mon, 30 May 2022 09:52:09 -0400 Message-Id: <20220530135211.1937674-22-sashal@kernel.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220530135211.1937674-1-sashal@kernel.org> References: <20220530135211.1937674-1-sashal@kernel.org> MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.7 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ard Biesheuvel [ Upstream commit ad12c2f1587c6ec9b52ff226f438955bfae6ad89 ] The assembler does not permit 'LDR PC, ' when the symbol lives in a different section, which is why we have been relying on rather fragile open-coded arithmetic to load the address of the vector_swi routine into the program counter using a single LDR instruction in the SWI slot in the vector table. The literal was moved to a different section to in commit 19accfd373847 ("ARM: move vector stubs") to ensure that the vector stubs page does not need to be mapped readable for user space, which is the case for the vector page itself, as it carries the kuser helpers as well. So the cross-section literal load is open-coded, and this relies on the address of vector_swi to be at the very start of the vector stubs page, and we won't notice if we got it wrong until booting the kernel and see it break. Fortunately, it was guaranteed to break, so this was fragile but not problematic. Now that we have added two other variants of the vector table, we have 3 occurrences of the same trick, and so the size of our ISA/compiler/CPU validation space has tripled, in a way that may cause regressions to only be observed once booting the image in question on a CPU that exercises a particular vector table. So let's switch to true cross section references, and let the linker fix them up like it fixes up all the other cross section references in the vector page. Signed-off-by: Ard Biesheuvel Signed-off-by: Russell King (Oracle) Signed-off-by: Sasha Levin --- arch/arm/kernel/entry-armv.S | 22 +++++++++++++++------- 1 file changed, 15 insertions(+), 7 deletions(-) diff --git a/arch/arm/kernel/entry-armv.S b/arch/arm/kernel/entry-armv.S index 247229e69322..9f9f79410cc0 100644 --- a/arch/arm/kernel/entry-armv.S +++ b/arch/arm/kernel/entry-armv.S @@ -1105,10 +1105,15 @@ ENDPROC(vector_bhb_bpiall_\name) .endm .section .stubs, "ax", %progbits - @ This must be the first word + @ These need to remain at the start of the section so that + @ they are in range of the 'SWI' entries in the vector tables + @ located 4k down. +.L__vector_swi: .word vector_swi #ifdef CONFIG_HARDEN_BRANCH_HISTORY +.L__vector_bhb_loop8_swi: .word vector_bhb_loop8_swi +.L__vector_bhb_bpiall_swi: .word vector_bhb_bpiall_swi #endif @@ -1251,10 +1256,11 @@ vector_addrexcptn: .globl vector_fiq .section .vectors, "ax", %progbits -.L__vectors_start: W(b) vector_rst W(b) vector_und - W(ldr) pc, .L__vectors_start + 0x1000 +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_swi ) +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_swi ) + W(ldr) pc, . W(b) vector_pabt W(b) vector_dabt W(b) vector_addrexcptn @@ -1263,10 +1269,11 @@ vector_addrexcptn: #ifdef CONFIG_HARDEN_BRANCH_HISTORY .section .vectors.bhb.loop8, "ax", %progbits -.L__vectors_bhb_loop8_start: W(b) vector_rst W(b) vector_bhb_loop8_und - W(ldr) pc, .L__vectors_bhb_loop8_start + 0x1004 +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_bhb_loop8_swi ) +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_bhb_loop8_swi ) + W(ldr) pc, . W(b) vector_bhb_loop8_pabt W(b) vector_bhb_loop8_dabt W(b) vector_addrexcptn @@ -1274,10 +1281,11 @@ vector_addrexcptn: W(b) vector_bhb_loop8_fiq .section .vectors.bhb.bpiall, "ax", %progbits -.L__vectors_bhb_bpiall_start: W(b) vector_rst W(b) vector_bhb_bpiall_und - W(ldr) pc, .L__vectors_bhb_bpiall_start + 0x1008 +ARM( .reloc ., R_ARM_LDR_PC_G0, .L__vector_bhb_bpiall_swi ) +THUMB( .reloc ., R_ARM_THM_PC12, .L__vector_bhb_bpiall_swi ) + W(ldr) pc, . W(b) vector_bhb_bpiall_pabt W(b) vector_bhb_bpiall_dabt W(b) vector_addrexcptn -- 2.35.1