Received: by 2002:a5d:9c59:0:0:0:0:0 with SMTP id 25csp48380iof; Sun, 5 Jun 2022 20:43:13 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxPpAf/S8qBdKtbv9AD8029jv02bhoIEV+MHJKryTmAbA3FNjBYUkdREfoXM48Is/D27cw1 X-Received: by 2002:a17:90b:3c6:b0:1e2:e9fc:4e79 with SMTP id go6-20020a17090b03c600b001e2e9fc4e79mr44175428pjb.192.1654486992969; Sun, 05 Jun 2022 20:43:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654486992; cv=none; d=google.com; s=arc-20160816; b=l5rIW/hUJR4DIyLEfj/ks30aJeXBGUa0rDsG1+nbQBEbwFrYN7uwDH3t1lGkINFAtX Hl9A5XVgESA3fvmNT8v+2q86yy0kOPFp6/I+4Hp7bMdL0uAwp2prW2AiQRr0PJX0vivI 1MJOODvqfz8Ujkp3lwYSVZXAeEP87bBhod4Yr3TyAtAkvsyzZcg9nfhSRLh7G07WPZQM +Z3izaL943v/lRBOiHOzsChwpI/eEBSLd5FNjTtlw4bx9ZEMgqS3Nnzjoy/IE2j1a8oK w2jCZbySCzW8n1r6iBvKDlhgJUes9/ISrFSVrcMwo3DBeaeBQpD53P9u+2e+mPoPxb1o Ql7w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=jWSOZkUJ4GBMkr/NDsz4pfTlUBL+uk2VCZKWVt/IW/Y=; b=hcCFDeWNlZdnTK0xxjLmXgdrD9QkGHjAKnZoUaCVYvaMIgQeLRV+NxjlFHwkJBQR++ bsNMtGfIKwSfmJoNZraEm5gw+9dDjF/OtuN2cl6TrPUzvgD69ardYwRUurthgCfAvMcx ceR8ZCqE2MzF5sJJDoMEB0+9h1VgOvF1uHMLX0VW2Bbs7IKzpMfsIjiMHu/flIE2tvYh J6kujC1j2wxT/5trqLbdCQPgUW+ir4mrXxFuls+wohRWW73475xqPZ+0DOkvc5Hz94ix L55WFd/jLSE6QVP4NA6X1ujel6pUtnzNY8nZ97nOakvMmdsLvdvI5v2eRy6RX+AfPUz5 pg7g== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@metrotek.ru header.s=mail header.b=Aj5c0z15; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [2620:137:e000::1:18]) by mx.google.com with ESMTPS id y20-20020a170902d65400b00161faa2d018si18512494plh.470.2022.06.05.20.43.12 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 05 Jun 2022 20:43:12 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) client-ip=2620:137:e000::1:18; Authentication-Results: mx.google.com; dkim=fail header.i=@metrotek.ru header.s=mail header.b=Aj5c0z15; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 2DACB44766; Sun, 5 Jun 2022 20:37:27 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239564AbiFDSt2 (ORCPT + 99 others); Sat, 4 Jun 2022 14:49:28 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59444 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239334AbiFDSt0 (ORCPT ); Sat, 4 Jun 2022 14:49:26 -0400 Received: from mail.pr-group.ru (mail.pr-group.ru [178.18.215.3]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BCC6F36B46; Sat, 4 Jun 2022 11:49:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=metrotek.ru; s=mail; h=from:subject:date:message-id:to:cc:mime-version:content-type:in-reply-to: references; bh=5WoP4ftSyTGJ5EM1vE+2iPBoERnMrzC902+cVMe9rys=; b=Aj5c0z15eJIhxo0ln7dNTIFmYsw+lQPWwNf3+QUQMKKIt6nK93jxC2O4M4+j1WRytS3iKtiShvgjM OpcSOSWtFNReA2qFHc2VT2MW1bvQPANemlfDexnjiNMAlHK+1VhWyGTuZNy04O7zZfDqRKcFRdmqce Hb6HUjZVcVXaWmxgzUyQoTzN2QwNK0UvnTdluJJshm57oaavIzlCev1WDMftCYT1NNZGn9utYDaaXk OJVS1/btNc0cZlM5IuuzkKC1ah4dkzLXe/y4en5DT3gEPX7AobZv1q7oePSSx/MTYJ7NcfIrw+TKCY yHcA+7hhM/0jHW0gYufOferUr/vAZfQ== X-Kerio-Anti-Spam: Build: [Engines: 2.16.3.1424, Stamp: 3], Multi: [Enabled, t: (0.000010,0.041462)], BW: [Enabled, t: (0.000016,0.000001)], RTDA: [Enabled, t: (0.106138), Hit: No, Details: v2.39.0; Id: 15.52k64k.1g4o0p2md.5s0c; mclb], total: 0(700) X-Spam-Status: No, score=-1.7 required=5.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI,RDNS_NONE, SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Level: X-Footer: bWV0cm90ZWsucnU= Received: from x260 ([178.70.36.174]) (authenticated user i.bornyakov@metrotek.ru) by mail.pr-group.ru with ESMTPSA (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256 bits)); Sat, 4 Jun 2022 21:48:53 +0300 Date: Sat, 4 Jun 2022 21:26:33 +0300 From: Ivan Bornyakov To: Xu Yilun Cc: mdf@kernel.org, hao.wu@intel.com, trix@redhat.com, Conor.Dooley@microchip.com, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, linux-fpga@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, system@metrotek.ru Subject: Re: [PATCH v15 2/3] fpga: microchip-spi: add Microchip MPF FPGA manager Message-ID: <20220604182633.p2t2tdisjz43ztbp@x260> References: <20220602084550.4380-1-i.bornyakov@metrotek.ru> <20220602084550.4380-3-i.bornyakov@metrotek.ru> <20220604162721.GB243326@yilunxu-OptiPlex-7050> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20220604162721.GB243326@yilunxu-OptiPlex-7050> X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sun, Jun 05, 2022 at 12:27:21AM +0800, Xu Yilun wrote: > On Thu, Jun 02, 2022 at 11:45:49AM +0300, Ivan Bornyakov wrote: > > Add support to the FPGA manager for programming Microchip Polarfire > > FPGAs over slave SPI interface with .dat formatted bitsream image. > > > > Signed-off-by: Ivan Bornyakov > > Reviewed-by: Conor Dooley > > Tested-by: Conor Dooley > > --- > > drivers/fpga/Kconfig | 9 + > > drivers/fpga/Makefile | 1 + > > drivers/fpga/microchip-spi.c | 391 +++++++++++++++++++++++++++++++++++ > > 3 files changed, 401 insertions(+) > > create mode 100644 drivers/fpga/microchip-spi.c > > > > diff --git a/drivers/fpga/Kconfig b/drivers/fpga/Kconfig > > index 26025dbab353..75806ef5c9ea 100644 > > --- a/drivers/fpga/Kconfig > > +++ b/drivers/fpga/Kconfig > > @@ -248,4 +248,13 @@ config FPGA_MGR_VERSAL_FPGA > > configure the programmable logic(PL). > > > > To compile this as a module, choose M here. > > + > > +config FPGA_MGR_MICROCHIP_SPI > > + tristate "Microchip Polarfire SPI FPGA manager" > > + depends on SPI > > + help > > + FPGA manager driver support for Microchip Polarfire FPGAs > > + programming over slave SPI interface with .dat formatted > > + bitstream image. > > + > > endif # FPGA > > diff --git a/drivers/fpga/Makefile b/drivers/fpga/Makefile > > index e32bfa90f968..5425a15892df 100644 > > --- a/drivers/fpga/Makefile > > +++ b/drivers/fpga/Makefile > > @@ -19,6 +19,7 @@ obj-$(CONFIG_FPGA_MGR_XILINX_SPI) += xilinx-spi.o > > obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o > > obj-$(CONFIG_FPGA_MGR_ZYNQMP_FPGA) += zynqmp-fpga.o > > obj-$(CONFIG_FPGA_MGR_VERSAL_FPGA) += versal-fpga.o > > +obj-$(CONFIG_FPGA_MGR_MICROCHIP_SPI) += microchip-spi.o > > obj-$(CONFIG_ALTERA_PR_IP_CORE) += altera-pr-ip-core.o > > obj-$(CONFIG_ALTERA_PR_IP_CORE_PLAT) += altera-pr-ip-core-plat.o > > > > diff --git a/drivers/fpga/microchip-spi.c b/drivers/fpga/microchip-spi.c > > new file mode 100644 > > index 000000000000..1980d12292dc > > --- /dev/null > > +++ b/drivers/fpga/microchip-spi.c > > @@ -0,0 +1,391 @@ > > +// SPDX-License-Identifier: GPL-2.0 > > +/* > > + * Microchip Polarfire FPGA programming over slave SPI interface. > > + */ > > + > > +#include > > +#include > > +#include > > +#include > > +#include > > +#include > > + > > +#define MPF_SPI_ISC_ENABLE 0x0B > > +#define MPF_SPI_ISC_DISABLE 0x0C > > +#define MPF_SPI_READ_STATUS 0x00 > > +#define MPF_SPI_READ_DATA 0x01 > > +#define MPF_SPI_FRAME_INIT 0xAE > > +#define MPF_SPI_FRAME 0xEE > > +#define MPF_SPI_PRG_MODE 0x01 > > +#define MPF_SPI_RELEASE 0x23 > > + > > +#define MPF_SPI_FRAME_SIZE 16 > > + > > +#define MPF_HEADER_SIZE_OFFSET 24 > > +#define MPF_DATA_SIZE_OFFSET 55 > > + > > +#define MPF_LOOKUP_TABLE_RECORD_SIZE 9 > > +#define MPF_LOOKUP_TABLE_BLOCK_ID_OFFSET 0 > > +#define MPF_LOOKUP_TABLE_BLOCK_START_OFFSET 1 > > + > > +#define MPF_COMPONENTS_SIZE_ID 5 > > +#define MPF_BITSTREAM_ID 8 > > + > > +#define MPF_BITS_PER_COMPONENT_SIZE 22 > > + > > +#define MPF_STATUS_POLL_RETRIES 10000 > > +#define MPF_STATUS_BUSY BIT(0) > > +#define MPF_STATUS_READY BIT(1) > > +#define MPF_STATUS_SPI_VIOLATION BIT(2) > > +#define MPF_STATUS_SPI_ERROR BIT(3) > > + > > +struct mpf_priv { > > + struct spi_device *spi; > > + bool program_mode; > > +}; > > + > > +static int mpf_read_status(struct spi_device *spi) > > +{ > > + u8 status = 0, status_command = MPF_SPI_READ_STATUS; > > + struct spi_transfer xfers[2] = { 0 }; > > + int ret; > > + > > + /* > > + * HW status is returned on MISO in the first byte after CS went > > + * active. However, first reading can be inadequate, so we submit > > + * two identical SPI transfers and use result of the later one. > > + */ > > + xfers[0].tx_buf = xfers[1].tx_buf = &status_command; > > + xfers[0].rx_buf = xfers[1].rx_buf = &status; > > + xfers[0].len = xfers[1].len = 1; > > + xfers[0].cs_change = 1; > > + > > + ret = spi_sync_transfer(spi, xfers, 2); > > + > > + if ((status & MPF_STATUS_SPI_VIOLATION) || > > + (status & MPF_STATUS_SPI_ERROR)) > > + ret = -EIO; > > + > > + return ret ? : status; > > +} > > + > > +static enum fpga_mgr_states mpf_ops_state(struct fpga_manager *mgr) > > +{ > > + struct mpf_priv *priv = mgr->priv; > > + struct spi_device *spi; > > + bool program_mode; > > + int status; > > + > > + spi = priv->spi; > > + program_mode = priv->program_mode; > > + status = mpf_read_status(spi); > > + > > + if (!program_mode && !status) > > + return FPGA_MGR_STATE_OPERATING; > > + > > + return FPGA_MGR_STATE_UNKNOWN; > > +} > > + > > +static int mpf_ops_parse_header(struct fpga_manager *mgr, > > + struct fpga_image_info *info, > > + const char *buf, size_t count) > > +{ > > + size_t component_size_byte_num, component_size_byte_off, > > + block_id_offset, block_start_offset; > > + u8 header_size, blocks_num, block_id; > > + u32 block_start, component_size, i, > > + components_size_start = 0, > > + bitstream_start = 0; > > In last mail, I meant component_size_byte_num, component_size_byte_off > could be u32. > > component_size_start, bitstream_start are for the offsets to image, > size_t is OK. > > Any concern on your side? component_size_byte_num is used along with component_size_start as byte index in image buffer. component_size_byte_off is used as shift index, as components sizes are 22 bits long and shift is needed. I really don't see any advantage of u32 or size_t for any of these variables, that's why I used size_t for all of them originally, as a safe bet. > > Others look good to me. > > Thanks, > Yilun > > > + u16 components_num; > > + > > + if (!buf) { > > + dev_err(&mgr->dev, "Image buffer is not provided\n"); > > + return -EINVAL; > > + } > > + > > + header_size = *(buf + MPF_HEADER_SIZE_OFFSET); > > + if (header_size > count) { > > + info->header_size = header_size; > > + return -EAGAIN; > > + } > > + > > + /* > > + * Go through look-up table to find out where actual bitstream starts > > + * and where sizes of components of the bitstream lies. > > + */ > > + blocks_num = *(buf + header_size - 1); > > + block_id_offset = header_size + MPF_LOOKUP_TABLE_BLOCK_ID_OFFSET; > > + block_start_offset = header_size + MPF_LOOKUP_TABLE_BLOCK_START_OFFSET; > > + > > + header_size += blocks_num * MPF_LOOKUP_TABLE_RECORD_SIZE; > > + if (header_size > count) { > > + info->header_size = header_size; > > + return -EAGAIN; > > + } > > + > > + while (blocks_num--) { > > + block_id = *(buf + block_id_offset); > > + block_start = get_unaligned_le32(buf + block_start_offset); > > + > > + switch (block_id) { > > + case MPF_BITSTREAM_ID: > > + info->header_size = bitstream_start = block_start; > > + if (block_start > count) > > + return -EAGAIN; > > + > > + break; > > + case MPF_COMPONENTS_SIZE_ID: > > + components_size_start = block_start; > > + break; > > + default: > > + break; > > + } > > + > > + if (bitstream_start && components_size_start) > > + break; > > + > > + block_id_offset += MPF_LOOKUP_TABLE_RECORD_SIZE; > > + block_start_offset += MPF_LOOKUP_TABLE_RECORD_SIZE; > > + } > > + > > + if (!bitstream_start || !components_size_start) { > > + dev_err(&mgr->dev, "Failed to parse header look-up table\n"); > > + return -EFAULT; > > + } > > + > > + /* > > + * Parse bitstream size. > > + * Sizes of components of the bitstream are 22-bits long placed next > > + * to each other. Image header should be extended by now up to where > > + * actual bitstream starts, so no need for overflow check anymore. > > + */ > > + components_num = get_unaligned_le16(buf + MPF_DATA_SIZE_OFFSET); > > + > > + for (i = 0; i < components_num; i++) { > > + component_size_byte_num = > > + (i * MPF_BITS_PER_COMPONENT_SIZE) / BITS_PER_BYTE; > > + component_size_byte_off = > > + (i * MPF_BITS_PER_COMPONENT_SIZE) % BITS_PER_BYTE; > > + > > + component_size = get_unaligned_le32(buf + > > + components_size_start + > > + component_size_byte_num); > > + component_size >>= component_size_byte_off; > > + component_size &= GENMASK(MPF_BITS_PER_COMPONENT_SIZE - 1, 0); > > + > > + info->data_size += component_size * MPF_SPI_FRAME_SIZE; > > + } > > + > > + return 0; > > +} > > + > > +/* Poll HW status until busy bit is cleared and mask bits are set. */ > > +static int mpf_poll_status(struct spi_device *spi, u8 mask) > > +{ > > + int status, retries = MPF_STATUS_POLL_RETRIES; > > + > > + while (retries--) { > > + status = mpf_read_status(spi); > > + if (status < 0) > > + return status; > > + > > + if (status & MPF_STATUS_BUSY) > > + continue; > > + > > + if (!mask || (status & mask)) > > + return status; > > + } > > + > > + return -EBUSY; > > +} > > + > > +static int mpf_spi_write(struct spi_device *spi, const void *buf, size_t buf_size) > > +{ > > + int status = mpf_poll_status(spi, 0); > > + > > + if (status < 0) > > + return status; > > + > > + return spi_write(spi, buf, buf_size); > > +} > > + > > +static int mpf_spi_write_then_read(struct spi_device *spi, > > + const void *txbuf, size_t txbuf_size, > > + void *rxbuf, size_t rxbuf_size) > > +{ > > + const u8 read_command[] = { MPF_SPI_READ_DATA }; > > + int ret; > > + > > + ret = mpf_spi_write(spi, txbuf, txbuf_size); > > + if (ret) > > + return ret; > > + > > + ret = mpf_poll_status(spi, MPF_STATUS_READY); > > + if (ret < 0) > > + return ret; > > + > > + return spi_write_then_read(spi, read_command, sizeof(read_command), > > + rxbuf, rxbuf_size); > > +} > > + > > +static int mpf_ops_write_init(struct fpga_manager *mgr, > > + struct fpga_image_info *info, const char *buf, > > + size_t count) > > +{ > > + const u8 program_mode[] = { MPF_SPI_FRAME_INIT, MPF_SPI_PRG_MODE }; > > + const u8 isc_en_command[] = { MPF_SPI_ISC_ENABLE }; > > + struct mpf_priv *priv = mgr->priv; > > + struct device *dev = &mgr->dev; > > + struct spi_device *spi; > > + u32 isc_ret = 0; > > + int ret; > > + > > + if (info->flags & FPGA_MGR_PARTIAL_RECONFIG) { > > + dev_err(dev, "Partial reconfiguration is not supported\n"); > > + return -EOPNOTSUPP; > > + } > > + > > + spi = priv->spi; > > + > > + ret = mpf_spi_write_then_read(spi, isc_en_command, sizeof(isc_en_command), > > + &isc_ret, sizeof(isc_ret)); > > + if (ret || isc_ret) { > > + dev_err(dev, "Failed to enable ISC: spi_ret %d, isc_ret %u\n", > > + ret, isc_ret); > > + return -EFAULT; > > + } > > + > > + ret = mpf_spi_write(spi, program_mode, sizeof(program_mode)); > > + if (ret) { > > + dev_err(dev, "Failed to enter program mode: %d\n", ret); > > + return ret; > > + } > > + > > + priv->program_mode = true; > > + > > + return 0; > > +} > > + > > +static int mpf_ops_write(struct fpga_manager *mgr, const char *buf, size_t count) > > +{ > > + u8 spi_frame_command[] = { MPF_SPI_FRAME }; > > + struct spi_transfer xfers[2] = { 0 }; > > + struct mpf_priv *priv = mgr->priv; > > + struct device *dev = &mgr->dev; > > + struct spi_device *spi; > > + int ret, i; > > + > > + if (count % MPF_SPI_FRAME_SIZE) { > > + dev_err(dev, "Bitstream size is not a multiple of %d\n", > > + MPF_SPI_FRAME_SIZE); > > + return -EINVAL; > > + } > > + > > + spi = priv->spi; > > + > > + xfers[0].tx_buf = spi_frame_command; > > + xfers[0].len = sizeof(spi_frame_command); > > + > > + for (i = 0; i < count / MPF_SPI_FRAME_SIZE; i++) { > > + xfers[1].tx_buf = buf + i * MPF_SPI_FRAME_SIZE; > > + xfers[1].len = MPF_SPI_FRAME_SIZE; > > + > > + ret = mpf_poll_status(spi, 0); > > + if (ret >= 0) > > + ret = spi_sync_transfer(spi, xfers, ARRAY_SIZE(xfers)); > > + > > + if (ret) { > > + dev_err(dev, "Failed to write bitstream frame %d/%zu\n", > > + i, count / MPF_SPI_FRAME_SIZE); > > + return ret; > > + } > > + } > > + > > + return 0; > > +} > > + > > +static int mpf_ops_write_complete(struct fpga_manager *mgr, > > + struct fpga_image_info *info) > > +{ > > + const u8 isc_dis_command[] = { MPF_SPI_ISC_DISABLE }; > > + const u8 release_command[] = { MPF_SPI_RELEASE }; > > + struct mpf_priv *priv = mgr->priv; > > + struct device *dev = &mgr->dev; > > + struct spi_device *spi; > > + int ret; > > + > > + spi = priv->spi; > > + > > + ret = mpf_spi_write(spi, isc_dis_command, sizeof(isc_dis_command)); > > + if (ret) { > > + dev_err(dev, "Failed to disable ISC: %d\n", ret); > > + return ret; > > + } > > + > > + usleep_range(1000, 2000); > > + > > + ret = mpf_spi_write(spi, release_command, sizeof(release_command)); > > + if (ret) { > > + dev_err(dev, "Failed to exit program mode: %d\n", ret); > > + return ret; > > + } > > + > > + priv->program_mode = false; > > + > > + return 0; > > +} > > + > > +static const struct fpga_manager_ops mpf_ops = { > > + .state = mpf_ops_state, > > + .initial_header_size = 71, > > + .parse_header = mpf_ops_parse_header, > > + .write_init = mpf_ops_write_init, > > + .write = mpf_ops_write, > > + .write_complete = mpf_ops_write_complete, > > +}; > > + > > +static int mpf_probe(struct spi_device *spi) > > +{ > > + struct device *dev = &spi->dev; > > + struct fpga_manager *mgr; > > + struct mpf_priv *priv; > > + > > + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); > > + if (!priv) > > + return -ENOMEM; > > + > > + priv->spi = spi; > > + > > + mgr = devm_fpga_mgr_register(dev, "Microchip Polarfire SPI FPGA Manager", > > + &mpf_ops, priv); > > + > > + return PTR_ERR_OR_ZERO(mgr); > > +} > > + > > +static const struct spi_device_id mpf_spi_ids[] = { > > + { .name = "mpf-spi-fpga-mgr", }, > > + {}, > > +}; > > +MODULE_DEVICE_TABLE(spi, mpf_spi_ids); > > + > > +#if IS_ENABLED(CONFIG_OF) > > +static const struct of_device_id mpf_of_ids[] = { > > + { .compatible = "microchip,mpf-spi-fpga-mgr" }, > > + {}, > > +}; > > +MODULE_DEVICE_TABLE(of, mpf_of_ids); > > +#endif /* IS_ENABLED(CONFIG_OF) */ > > + > > +static struct spi_driver mpf_driver = { > > + .probe = mpf_probe, > > + .id_table = mpf_spi_ids, > > + .driver = { > > + .name = "microchip_mpf_spi_fpga_mgr", > > + .of_match_table = of_match_ptr(mpf_of_ids), > > + }, > > +}; > > + > > +module_spi_driver(mpf_driver); > > + > > +MODULE_DESCRIPTION("Microchip Polarfire SPI FPGA Manager"); > > +MODULE_LICENSE("GPL"); > > -- > > 2.35.1 > >