Received: by 2002:a5d:9c59:0:0:0:0:0 with SMTP id 25csp94289iof; Sun, 5 Jun 2022 22:10:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxcsCvZs3fkWLIcIyjC6H04NdcPVsCKc6NTGXgVGZ6Z6UGi8sowr+xhEdQFAG/fMcNfhB4Z X-Received: by 2002:a63:9143:0:b0:3fc:52b8:401a with SMTP id l64-20020a639143000000b003fc52b8401amr19480529pge.401.1654492240795; Sun, 05 Jun 2022 22:10:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654492240; cv=none; d=google.com; s=arc-20160816; b=YTopa7ViFHdlUF9vZLV45/E5LUIhc2RwdwLhScWx9Es4W7vsLhNLuMOZ65Y/FMZXOn tlgsMMnRG6yeyyFS9exL2VgAOG/SI1kfdqtZon5sSq1XpXJdlzaDBTS4Cqc3DYVAmqMX X0N1Tol0OfL8KVJTt56ysrY8pzCR9wz0Y2ltzdiPgAEZ3HzQ9N3VrqtE7iI8nwry4qOH 8FmlEftaKvOlB2o4c3aX7ofCIpeUcKnvut9ttwX8XG9wjhLHnGcrIjHZ+zCptp1Us3vM OBrbLHlhtnkqQrnm7XV+16wMM7R5IprAblu6Wv8zAzKMZ7mqKtyyu3FK01uJv45SXWJm xwxQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:to:from:cc:subject:date :dkim-signature; bh=jmS9+muNRBp2jnRn4fOY2N20O9KfoqE+IiDXN9dcqrM=; b=U8vtbYF3iQ6iqdYmF2moCN0YtoPYcdARzJJvv1ibY1NcHaDZ3v/2FBLFaZuuh6b57O dCMVDqJryLSm/kNDaok28PbaxUxsUQf2ysqdByOXwClGlAL9B8p4M5wh6NRiunsHeoT9 ZGr6iL7N+s000hwivHDtgI2UuRwOEIHlH53O+ybQCIytRIAlT1H7GV53jhBSA6MglGtM x6vFXKO3yRPkabJ0BZ30YOHDyR8IgdtpNMvPTiZtBa6oKcrMjmWYlHiXkHw8C+wGUlRI ceaRgmVhQhcpder4W9oc69222zovjQAs9ExXYbN0+ymd0+GjCNeY0yIkyIQLsus45bGe anEw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@rivosinc-com.20210112.gappssmtp.com header.s=20210112 header.b=UHz9NCty; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [2620:137:e000::1:18]) by mx.google.com with ESMTPS id u7-20020a17090282c700b0015ecc946750si18304917plz.409.2022.06.05.22.10.40 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 05 Jun 2022 22:10:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) client-ip=2620:137:e000::1:18; Authentication-Results: mx.google.com; dkim=pass header.i=@rivosinc-com.20210112.gappssmtp.com header.s=20210112 header.b=UHz9NCty; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id CEBDA13F906; Sun, 5 Jun 2022 21:17:31 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S243611AbiFCQdv (ORCPT + 99 others); Fri, 3 Jun 2022 12:33:51 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48240 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241971AbiFCQdt (ORCPT ); Fri, 3 Jun 2022 12:33:49 -0400 Received: from mail-qv1-xf31.google.com (mail-qv1-xf31.google.com [IPv6:2607:f8b0:4864:20::f31]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 1B4592A730 for ; Fri, 3 Jun 2022 09:33:48 -0700 (PDT) Received: by mail-qv1-xf31.google.com with SMTP id c12so5937072qvr.3 for ; Fri, 03 Jun 2022 09:33:48 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20210112.gappssmtp.com; s=20210112; h=date:subject:cc:from:to:message-id; bh=jmS9+muNRBp2jnRn4fOY2N20O9KfoqE+IiDXN9dcqrM=; b=UHz9NCtym8NegjyXl7gyK9SuR5nldXoPINn+bRik9fh0SLL8K7UIwOH6LBLp5myTpk wnTskz3ocPTRLxh6cr5Ez6O074AUwgNuQHlGM4IxmHw1EJkYPidUpxcJ7EFN73SBb0m7 KI9SNvVlphbGJehjOnZq6i3fjGEEarEg2d8jhkRURC50UC82WfxWay63Kw7hx0RVHGfk 2hMMV8I4mFIzT0QLHoTV6nRLh1GwCj95qpv7QZw4PcyPGKA6mJuVLx0qQmr+aJJJ6NEQ D60xd395cd2tQEE3INfQPRxFeZNh9AolJykywXzh4qcvhsbegc4UUZhic9rn15QbyI4g Aajw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:date:subject:cc:from:to:message-id; bh=jmS9+muNRBp2jnRn4fOY2N20O9KfoqE+IiDXN9dcqrM=; b=gAEu2a/oH1cnFSkZOnz2PL6Aun2hRC8qbkr/kBuPZNKLdO1Qnf8jNJGZXrbiXhLTb9 QVFUl7nzgAahvBgEptHAFLPI6jtP7R5zqymBftEqRNGKkHzzKP8VSRLczBT505fH1Esd EzSjQyCLjhsn0PE1Mof6W6pzAjBiVp8ymwH5ffH9uz+tQzEo240v++0jjzdN7w1yMkl1 5Ye3aE6gi6PArKR8QZA8csrV4WjworByj1OL1kramrUd6uO3G9G5L2r4H6bZq6eN+OYM LIqk5/5V0YTLmC3feSqTLewFZ9n3se4WNaJsJPOS6dKEzQlKX+lf1ZwEPVTly3tKP1Ou wBeQ== X-Gm-Message-State: AOAM530PiUlfuGAREnJ+ECLiMSFRQup4AdZ1CB2Hz+5vj07sMURkSnHK kxJnE3xWorMNRJsPKKAK1DtciT7dRUB/ew== X-Received: by 2002:ad4:46ae:0:b0:467:db1b:f38b with SMTP id br14-20020ad446ae000000b00467db1bf38bmr4091953qvb.57.1654274027125; Fri, 03 Jun 2022 09:33:47 -0700 (PDT) Received: from localhost ([12.3.194.138]) by smtp.gmail.com with ESMTPSA id h9-20020ac85e09000000b002f93c5444e3sm5481315qtx.52.2022.06.03.09.33.46 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Jun 2022 09:33:46 -0700 (PDT) Date: Fri, 03 Jun 2022 09:33:46 -0700 (PDT) X-Google-Original-Date: Fri, 03 Jun 2022 09:33:44 PDT (-0700) Subject: [GIT PULL] RISC-V Patches for the 5.19 Merge Window, Part 2 CC: linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org From: Palmer Dabbelt To: Linus Torvalds Message-ID: X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI,RDNS_NONE, SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org merged tag 'riscv-for-linus-5.19-mw0' The following changes since commit 35b51afd23c98e2f055ac563aca36173a12588b9: Merge tag 'riscv-for-linus-5.19-mw0' of git://git.kernel.org/pub/scm/linux/kernel/git/riscv/linux (2022-05-31 14:10:54 -0700) are available in the Git repository at: git://git.kernel.org/pub/scm/linux/kernel/git/riscv/linux.git tags/riscv-for-linus-5.19-mw2 for you to fetch changes up to 61114e734ccb804bc12561ab4020745e02c468c2: riscv: Move alternative length validation into subsection (2022-06-02 15:55:22 -0700) ---------------------------------------------------------------- RISC-V Patches for the 5.19 Merge Window, Part 2 This is mostly some DT updates, but also a handful of cleanups and some fixes. The most user-visible of those are: * A device tree for the Sundance Polarberry, along with a handful of fixes and clenups to the PolarFire SOC device trees and bindings. * The memfd_secret syscall number is now visible to userspace, * Some improvements to the vm layout dump, which really should have followed shortly after the sv48 patches but I missed. ---------------------------------------------------------------- Alexandre Ghiti (3): Documentation: riscv: Add sv48 description to VM layout riscv: Initialize thread pointer before calling C functions riscv: Improve virtual kernel memory layout dump Conor Dooley (10): riscv: dts: microchip: remove icicle memory clocks riscv: dts: microchip: move sysctrlr out of soc bus riscv: dts: microchip: remove soc vendor from filenames dt-bindings: riscv: microchip: document icicle reference design riscv: dts: microchip: make the fabric dtsi board specific dt-bindings: vendor-prefixes: add Sundance DSP dt-bindings: riscv: microchip: add polarberry compatible string riscv: dts: microchip: add the sundance polarberry riscv: microchip: icicle: readability fixes riscv: dts: icicle: sort nodes alphabetically Jisheng Zhang (1): riscv: mm: init: make pt_ops_set_[early|late|fixmap] static Masahiro Yamada (1): riscv: move errata/ and kvm/ builds to arch/riscv/Kbuild Nathan Chancellor (1): riscv: Move alternative length validation into subsection Palmer Dabbelt (2): RISC-V: PolarFire SoC Device Tree Updates RISC-V: Only default to spinwait on SBI-0.1 and M-mode Samuel Holland (1): riscv: Fix irq_work when SMP is disabled Tobias Klauser (1): riscv: Wire up memfd_secret in UAPI header Xianting Tian (1): RISC-V: Mark IORESOURCE_EXCLUSIVE for reserved mem instead of IORESOURCE_BUSY .../devicetree/bindings/riscv/microchip.yaml | 2 + .../devicetree/bindings/vendor-prefixes.yaml | 2 + Documentation/riscv/vm-layout.rst | 36 +++++++ arch/riscv/Kbuild | 2 + arch/riscv/Kconfig | 8 +- arch/riscv/Makefile | 3 - arch/riscv/boot/dts/microchip/Makefile | 3 +- ...pfs-fabric.dtsi => mpfs-icicle-kit-fabric.dtsi} | 2 + ...hip-mpfs-icicle-kit.dts => mpfs-icicle-kit.dts} | 105 +++++++++++---------- .../boot/dts/microchip/mpfs-polarberry-fabric.dtsi | 16 ++++ arch/riscv/boot/dts/microchip/mpfs-polarberry.dts | 99 +++++++++++++++++++ .../microchip/{microchip-mpfs.dtsi => mpfs.dtsi} | 11 +-- arch/riscv/include/asm/alternative-macros.h | 4 +- arch/riscv/include/asm/irq_work.h | 2 +- arch/riscv/include/asm/unistd.h | 1 - arch/riscv/include/uapi/asm/unistd.h | 1 + arch/riscv/kernel/head.S | 1 + arch/riscv/kernel/setup.c | 4 +- arch/riscv/mm/init.c | 72 ++++++++++---- 19 files changed, 287 insertions(+), 87 deletions(-) rename arch/riscv/boot/dts/microchip/{microchip-mpfs-fabric.dtsi => mpfs-icicle-kit-fabric.dtsi} (91%) rename arch/riscv/boot/dts/microchip/{microchip-mpfs-icicle-kit.dts => mpfs-icicle-kit.dts} (95%) create mode 100644 arch/riscv/boot/dts/microchip/mpfs-polarberry-fabric.dtsi create mode 100644 arch/riscv/boot/dts/microchip/mpfs-polarberry.dts rename arch/riscv/boot/dts/microchip/{microchip-mpfs.dtsi => mpfs.dtsi} (98%)