Received: by 2002:a5d:9c59:0:0:0:0:0 with SMTP id 25csp2173031iof; Tue, 7 Jun 2022 22:09:08 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy6JUXijuW2h5S5W/EvVBXrxJMqxqYahjAQ3+sTaHR0HWhCqCLPpbrJFV2aNH08Z9fQ9bXZ X-Received: by 2002:a17:902:a705:b0:156:9cc5:1d6f with SMTP id w5-20020a170902a70500b001569cc51d6fmr31956400plq.66.1654664947882; Tue, 07 Jun 2022 22:09:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654664947; cv=none; d=google.com; s=arc-20160816; b=Wpgi+ci0TV3RDs4CeM7ShmGP44IsViblzYzcv9THFigmTft08W+CjvaG2j499pUh59 YbRZcALUY0ptJwM6JAKjlEzfE104gG/VwjMLOxtTKFxENGolIni7CUG0z29PhngmcgIG 2VICkJSx9qPrkqxRSHV3jakVG+WfDVsLpKHCbmlwr0JErx87bkIBNqS6ql3s4c74vTaB N29lO/NqPzDenQlBW2Ov5MI8HxtRFY6mVIZZu313n0JnBH71W9e8IhIhp+pkCpQfix1R aVMVVl4saJJdNYEtwR8DGhYDVnLB6QsCirUXBEhHEmbgHqts39BORqaZ6qI8ZuwqXSvT WhJg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=kwIsyjG96cpTBS5v0M5V0bdLEkeYznBgTp9Psh7C3JA=; b=vCao04j9du2YXQTMWpXPWoUv4sbIQGwVPIoDtoxpnLLQj8NrLy5YUt52eQyiJTma6/ FibE+85G3nOEH0qjHgKHKs2x1m4GlWYQQltVgKgLIhRWNHCA3Saj6xCK3MpHdO2Uu/Qq mSLODtEy9S1eoOSIYHh3dPmsuNLaHwB9aCdu1wTYoYDPwWwBLFNV1NTIoBqsyj93DoL5 k7omlZeKkWvR0sXIl+VEAfrw/P0pPQ1uUVFrlKWGXyLy2mQWXnzOdvRiGH6m7b05CUuV J19gkD5zSQq1Prlr0lfvs4rnALA+Nu8rTi3Xaxwh1naHfhAIDVFvo7lWMJC1yVi+LJRP Eijg== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=v4YPhuRv; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id k191-20020a6384c8000000b003a1d18a5386si27046904pgd.17.2022.06.07.22.09.07 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 07 Jun 2022 22:09:07 -0700 (PDT) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=v4YPhuRv; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id DC84C22E6BA; Tue, 7 Jun 2022 21:38:52 -0700 (PDT) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1343553AbiFGOsU (ORCPT + 99 others); Tue, 7 Jun 2022 10:48:20 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47698 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1343556AbiFGOsP (ORCPT ); Tue, 7 Jun 2022 10:48:15 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3235DF505A; Tue, 7 Jun 2022 07:48:07 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1654613287; x=1686149287; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=CZJWqgxwvCwWXufhzXjvG8+KNQ3coiyjK70Ldxx9G9E=; b=v4YPhuRvhbk+iVklklPkEH+HMQ0D+ARun/qc3ich/TIAETNAbEi3S9+S 3fstZAw67QjvVc1g+0kJY9tqKpQ2ha5bBI/HWABQG6Fwa5A4M9Q2Zlp2j clPbJmFwvfZXLM67dWf30tZsFezdZMKhXiHLGUGg5kmFnZmhpM405Q/6z mlhbUX7PDasRMM6rJsDvYvjpAbiUV+8ekBswiyCXXCxDnCNAQgM4zT3WD ZYJ0lK/gDVwqi4ofaCO1OO7vebKbDpHbqzjLYuDHwWMjh8KsUo6jus9t5 /oNGZpPWPOyeo/xOp8jkPHPKMMEpRt5A35qivLs1TT7cef4RO4Z+6KBj+ Q==; X-IronPort-AV: E=Sophos;i="5.91,284,1647327600"; d="scan'208";a="162250883" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 07 Jun 2022 07:48:06 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.17; Tue, 7 Jun 2022 07:48:04 -0700 Received: from kavya-HP-Compaq-6000-Pro-SFF-PC.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2375.17 via Frontend Transport; Tue, 7 Jun 2022 07:48:01 -0700 From: Kavyasree Kotagiri To: , , , CC: , , , , Subject: [PATCH v2 3/3] mfd: atmel-flexcom: Add support for lan966x flexcom chip-select configuration Date: Tue, 7 Jun 2022 20:17:40 +0530 Message-ID: <20220607144740.14937-4-kavyasree.kotagiri@microchip.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220607144740.14937-1-kavyasree.kotagiri@microchip.com> References: <20220607144740.14937-1-kavyasree.kotagiri@microchip.com> MIME-Version: 1.0 Content-Type: text/plain X-Spam-Status: No, score=-1.7 required=5.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED,HEADER_FROM_DIFFERENT_DOMAINS,MAILING_LIST_MULTI,RDNS_NONE, SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LAN966x SoC have 5 flexcoms. Each flexcom has 2 chip-selects. For each chip select of each flexcom there is a configuration register FLEXCOM_SHARED[0-4]:SS_MASK[0-1]. The width of configuration register is 21 because there are 21 shared pins on each of which the chip select can be mapped. Each bit of the register represents a different FLEXCOM_SHARED pin. Signed-off-by: Kavyasree Kotagiri --- v1 -> v2: - use GENMASK for mask, macros for maximum allowed values. - use u32 values for flexcom chipselects instead of strings. - disable clock in case of errors. drivers/mfd/atmel-flexcom.c | 93 ++++++++++++++++++++++++++++++++++++- 1 file changed, 92 insertions(+), 1 deletion(-) diff --git a/drivers/mfd/atmel-flexcom.c b/drivers/mfd/atmel-flexcom.c index 33caa4fba6af..ac700a85b46f 100644 --- a/drivers/mfd/atmel-flexcom.c +++ b/drivers/mfd/atmel-flexcom.c @@ -28,15 +28,68 @@ #define FLEX_MR_OPMODE(opmode) (((opmode) << FLEX_MR_OPMODE_OFFSET) & \ FLEX_MR_OPMODE_MASK) +/* LAN966x flexcom shared register offsets */ +#define FLEX_SHRD_SS_MASK_0 0x0 +#define FLEX_SHRD_SS_MASK_1 0x4 +#define FLEX_SHRD_PIN_MAX 20 +#define FLEX_CS_MAX 1 +#define FLEX_SHRD_MASK GENMASK(20, 0) + +struct atmel_flex_caps { + bool has_flx_cs; +}; + struct atmel_flexcom { void __iomem *base; + void __iomem *flexcom_shared_base; u32 opmode; struct clk *clk; }; +static int atmel_flexcom_lan966x_cs_config(struct platform_device *pdev) +{ + struct atmel_flexcom *ddata = dev_get_drvdata(&pdev->dev); + struct device_node *np = pdev->dev.of_node; + u32 flx_shrd_pins[2], flx_cs[2], val; + int err, i, count; + + count = of_property_count_u32_elems(np, "microchip,flx-shrd-pins"); + if (count <= 0 || count > 2) { + dev_err(&pdev->dev, "Invalid %s property (%d)\n", "flx-shrd-pins", + count); + return -EINVAL; + } + + err = of_property_read_u32_array(np, "microchip,flx-shrd-pins", flx_shrd_pins, count); + if (err) + return err; + + err = of_property_read_u32_array(np, "microchip,flx-cs", flx_cs, count); + if (err) + return err; + + for (i = 0; i < count; i++) { + if (flx_shrd_pins[i] > FLEX_SHRD_PIN_MAX) + return -EINVAL; + + if (flx_cs[i] > FLEX_CS_MAX) + return -EINVAL; + + val = ~(1 << flx_shrd_pins[i]) & FLEX_SHRD_MASK; + + if (flx_cs[i] == 0) + writel(val, ddata->flexcom_shared_base + FLEX_SHRD_SS_MASK_0); + else + writel(val, ddata->flexcom_shared_base + FLEX_SHRD_SS_MASK_1); + } + + return 0; +} + static int atmel_flexcom_probe(struct platform_device *pdev) { struct device_node *np = pdev->dev.of_node; + const struct atmel_flex_caps *caps; struct resource *res; struct atmel_flexcom *ddata; int err; @@ -76,13 +129,51 @@ static int atmel_flexcom_probe(struct platform_device *pdev) */ writel(FLEX_MR_OPMODE(ddata->opmode), ddata->base + FLEX_MR); + caps = of_device_get_match_data(&pdev->dev); + if (!caps) { + dev_err(&pdev->dev, "Could not retrieve flexcom caps\n"); + clk_disable_unprepare(ddata->clk); + return -EINVAL; + } + + if (caps->has_flx_cs) { + ddata->flexcom_shared_base = devm_platform_get_and_ioremap_resource(pdev, 1, NULL); + if (IS_ERR(ddata->flexcom_shared_base)) { + clk_disable_unprepare(ddata->clk); + return dev_err_probe(&pdev->dev, + PTR_ERR(ddata->flexcom_shared_base), + "failed to get flexcom shared base address\n"); + } + + err = atmel_flexcom_lan966x_cs_config(pdev); + if (err) { + clk_disable_unprepare(ddata->clk); + return err; + } + } + clk_disable_unprepare(ddata->clk); return devm_of_platform_populate(&pdev->dev); } +static const struct atmel_flex_caps atmel_flexcom_caps = {}; + +static const struct atmel_flex_caps lan966x_flexcom_caps = { + .has_flx_cs = true, +}; + static const struct of_device_id atmel_flexcom_of_match[] = { - { .compatible = "atmel,sama5d2-flexcom" }, + { + .compatible = "atmel,sama5d2-flexcom", + .data = &atmel_flexcom_caps, + }, + + { + .compatible = "microchip,lan966x-flexcom", + .data = &lan966x_flexcom_caps, + }, + { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, atmel_flexcom_of_match); -- 2.17.1