Received: by 2002:a5d:925a:0:0:0:0:0 with SMTP id e26csp1470299iol; Fri, 10 Jun 2022 08:08:27 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx3zlPqK31UnhOVNwXAyxPpisimpiIDOHtqKgcLNGFefWN14ykwWsbZdQJqGebjoBhCCB3a X-Received: by 2002:aa7:dcc4:0:b0:42d:c666:62b5 with SMTP id w4-20020aa7dcc4000000b0042dc66662b5mr52942765edu.206.1654873707589; Fri, 10 Jun 2022 08:08:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1654873707; cv=none; d=google.com; s=arc-20160816; b=X9ivkuqRihDW3TKvflhmzTmoOIq7wZ1GrBewd10IGVbZbbcmoq9HzPY25GkFrLIb06 6NnoTqXN8xpz7OnxwDbzzVgqGD8Jf/zwziIeFGZVcLJ0abuVygFZ82JTeQkdZHclX6oB 83q7TuwhShqgfTLB1Elk24snMwk1kYcRd7ZC50/Gby6wTr9pJTljP4E45BMSIX4CvIP2 S7VgnfUsnuZJXHoX5bfs9WV+eaVwhUgFBAAjif9fZEpPhpWAf/YypGP1MeE2zxEEzLV0 91ejeEjvjY/N4Iek3AhOrNd2wO5IUHFzoGpLvO9uzxmjlzV3MauZsMPvWy9hB/JKPa+t 5BWw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=+Dy1o3+Mxw8mO9UJSctH3izUpAMk4AbyJmLiBQmsecg=; b=M1rYg/YXOvkGsyuzZTIYAFtEfgAqBOs4yqMtxk04hATr2AIezhitz9G0HwzOuxE8/9 lPIIfIljKX1t2xIpr/jhmji5g55CdXJ4HHBk8BBC9feM+RpdW+Fzq7I+C+sZgOAJCFw1 Rj04uPDF9R0/70HOvfgeKnJ0RLbVL+MIER3i0b8998uTK6inXehz2SlyeF5ODENdFJPy 6ghG5b11gpnZ7wqHxA+wq26x4K3ANel+T7tnR28XPgL5CuSJUL3mxV03VhKowkn2/ceE YXQaLQ3Yo6UUR2RmDnZqqDcRx4kGuK/wgIf+1Z4HioT6W6WtaS2fqGa+9N/2qRn8NW+Z sErQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=BzBUF+5u; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f13-20020a0564021e8d00b0042de317fc6asi1496145edf.298.2022.06.10.08.07.58; Fri, 10 Jun 2022 08:08:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=BzBUF+5u; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241054AbiFJOfd (ORCPT + 99 others); Fri, 10 Jun 2022 10:35:33 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55974 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230241AbiFJOfb (ORCPT ); Fri, 10 Jun 2022 10:35:31 -0400 Received: from mga14.intel.com (mga14.intel.com [192.55.52.115]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A9AE9193F0 for ; Fri, 10 Jun 2022 07:35:30 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1654871730; x=1686407730; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=Q31itKy4PC7SvEU3qrX2Ci7VMhO97r4+bi4c5XZJr5s=; b=BzBUF+5uj4DTurytGJrBrqGsiwKRfJXHSj+HfXnSgoFNNQpfUpfOG3RE MdF78x8ChfOMS0BO+0nuo36aweQ10Xn85B5FJNvv5JzKdNIJW6kkRjurA lJwCHf4ei5eUpVVLll5ocEeaJxuhhhY2yx6+2HMUeZ8y+dunEUtiLKc2y tr4hjn3ZRiJJqEUgDpcetzSzJuxmIViAOS+joMGREPOCcXu2+BtFWr1VC lCeyw5MhVyAMNg1Krl6Nhj2CSoGuWTAYZYrrEukEDoiCaiVw3yRdmlE/9 enzTUBybk2ICdPkBHRCo1DICSmPwvO8cHJnUh3447w4Pfhk1H7MQRmdui A==; X-IronPort-AV: E=McAfee;i="6400,9594,10374"; a="277679664" X-IronPort-AV: E=Sophos;i="5.91,290,1647327600"; d="scan'208";a="277679664" Received: from orsmga007.jf.intel.com ([10.7.209.58]) by fmsmga103.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 10 Jun 2022 07:35:30 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.91,290,1647327600"; d="scan'208";a="581096259" Received: from black.fi.intel.com ([10.237.72.28]) by orsmga007.jf.intel.com with ESMTP; 10 Jun 2022 07:35:26 -0700 Received: by black.fi.intel.com (Postfix, from userid 1000) id 2D6F5346; Fri, 10 Jun 2022 17:35:30 +0300 (EEST) From: "Kirill A. Shutemov" To: Dave Hansen , Andy Lutomirski , Peter Zijlstra Cc: x86@kernel.org, Kostya Serebryany , Andrey Ryabinin , Andrey Konovalov , Alexander Potapenko , Dmitry Vyukov , "H . J . Lu" , Andi Kleen , Rick Edgecombe , linux-mm@kvack.org, linux-kernel@vger.kernel.org, "Kirill A. Shutemov" Subject: [PATCHv3 2/8] x86: CPUID and CR3/CR4 flags for Linear Address Masking Date: Fri, 10 Jun 2022 17:35:21 +0300 Message-Id: <20220610143527.22974-3-kirill.shutemov@linux.intel.com> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220610143527.22974-1-kirill.shutemov@linux.intel.com> References: <20220610143527.22974-1-kirill.shutemov@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-8.2 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,RCVD_IN_DNSWL_HI,SPF_HELO_NONE, SPF_NONE,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Enumerate Linear Address Masking and provide defines for CR3 and CR4 flags. Signed-off-by: Kirill A. Shutemov --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/uapi/asm/processor-flags.h | 6 ++++++ 2 files changed, 7 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 393f2bbb5e3a..9835ab09b590 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -300,6 +300,7 @@ /* Intel-defined CPU features, CPUID level 0x00000007:1 (EAX), word 12 */ #define X86_FEATURE_AVX_VNNI (12*32+ 4) /* AVX VNNI instructions */ #define X86_FEATURE_AVX512_BF16 (12*32+ 5) /* AVX512 BFLOAT16 instructions */ +#define X86_FEATURE_LAM (12*32+26) /* Linear Address Masking */ /* AMD-defined CPU features, CPUID level 0x80000008 (EBX), word 13 */ #define X86_FEATURE_CLZERO (13*32+ 0) /* CLZERO instruction */ diff --git a/arch/x86/include/uapi/asm/processor-flags.h b/arch/x86/include/uapi/asm/processor-flags.h index c47cc7f2feeb..d898432947ff 100644 --- a/arch/x86/include/uapi/asm/processor-flags.h +++ b/arch/x86/include/uapi/asm/processor-flags.h @@ -82,6 +82,10 @@ #define X86_CR3_PCID_BITS 12 #define X86_CR3_PCID_MASK (_AC((1UL << X86_CR3_PCID_BITS) - 1, UL)) +#define X86_CR3_LAM_U57_BIT 61 /* Activate LAM for userspace, 62:57 bits masked */ +#define X86_CR3_LAM_U57 _BITULL(X86_CR3_LAM_U57_BIT) +#define X86_CR3_LAM_U48_BIT 62 /* Activate LAM for userspace, 62:48 bits masked */ +#define X86_CR3_LAM_U48 _BITULL(X86_CR3_LAM_U48_BIT) #define X86_CR3_PCID_NOFLUSH_BIT 63 /* Preserve old PCID */ #define X86_CR3_PCID_NOFLUSH _BITULL(X86_CR3_PCID_NOFLUSH_BIT) @@ -132,6 +136,8 @@ #define X86_CR4_PKE _BITUL(X86_CR4_PKE_BIT) #define X86_CR4_CET_BIT 23 /* enable Control-flow Enforcement Technology */ #define X86_CR4_CET _BITUL(X86_CR4_CET_BIT) +#define X86_CR4_LAM_SUP_BIT 28 /* LAM for supervisor pointers */ +#define X86_CR4_LAM_SUP _BITUL(X86_CR4_LAM_SUP_BIT) /* * x86-64 Task Priority Register, CR8 -- 2.35.1