Received: by 2002:a6b:fb09:0:0:0:0:0 with SMTP id h9csp244281iog; Mon, 13 Jun 2022 01:29:25 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwlaxjzkQz3Td/W76eLJaKXSSB6IELrL01o9ZFEz+uU8KwipCQzUkb/szv68K40B5d8AeSB X-Received: by 2002:a17:902:7604:b0:168:cca6:1b38 with SMTP id k4-20020a170902760400b00168cca61b38mr9856349pll.174.1655108965362; Mon, 13 Jun 2022 01:29:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1655108965; cv=none; d=google.com; s=arc-20160816; b=wGJOWgeIjxKjLEm9zQB22Yt2rpnzoNKwZY82Eu5HvVNi6xVu1Rhcc5VV5YO9f5ZFwt zN34c0OZiHM1cneroHwBO3UonT//aOrvs+ToCGlod/M2WTwE4yj1TYcRC7wdKXjeS3LT CwY4J7PUs/9Wa9cQHZcO2qAxqI9B1BxA/NvgUOFxEfioGBoRGBQKFgvCYShxMsCx6yae 6csrNUmPifSl7f9dOk3ISKLWTTtWfxyEFni+OqnqyXmcgAlpjUpl+nW0YmwX4tBblh04 VYY6gXdAkMiSeL791CrA3W19TiN+gBNROR9WDgU5TV5HsxPpNGuqwZRX4SF/ZYnOX0IM Q2jQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=YcRzvNF6OIPEmcbfbfdNRXkpW0N+rzRUGDeaIa3XXcQ=; b=rjThieef3jnVYV7plfBZgTT7dBqVzplob2scmKvhGF5mqpI9jcUs+8OG1YFpUGH5ol ZAxIV/6lmTibuZQixLJ6KYE3pE8BrP1JUlOxuKdjycW/wodrIa0Cor26pIlWOUVd5j09 icAhoGvXO895786YNZt4/T72Rf04ZxrNeDFe9MtfBYaTyTsNmzNcTTxNbNnNcWAsCZq7 4vvMpQE1NJyMVxy4NL+V4zVpws56+MTZg+OppXzO3eeLJKY99S12tQc2iigdmigVfVwR 5OfKyUQgmC3kG5mq2vmwZ0dlLPa9iU+ZODUEUTYyoiFOFfccQdDj4Q/6/m7oKeACcrzm miqQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=oQBB57aY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f6-20020a17090ab94600b001dc21092149si7567154pjw.140.2022.06.13.01.29.12; Mon, 13 Jun 2022 01:29:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=oQBB57aY; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232239AbiFMIYi (ORCPT + 99 others); Mon, 13 Jun 2022 04:24:38 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56666 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239937AbiFMIYc (ORCPT ); Mon, 13 Jun 2022 04:24:32 -0400 Received: from alexa-out.qualcomm.com (alexa-out.qualcomm.com [129.46.98.28]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A6C4B18B01; Mon, 13 Jun 2022 01:24:30 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1655108670; x=1686644670; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=YcRzvNF6OIPEmcbfbfdNRXkpW0N+rzRUGDeaIa3XXcQ=; b=oQBB57aYyGlcuKWKZxAdBwzVGYhwehekjBqtsK72qk9CsUR/rL97Jg6t quYHtJPvXnxdsQratNIzqe5Q0MvrQ8EvcQHncMDEDbiA0+fiDypykVLj6 RQC/DEAMTfiiFr4xMLmVL8nNXGu4K+I+0DnGmAgu7HzVW0boCxJSanOva Q=; Received: from ironmsg08-lv.qualcomm.com ([10.47.202.152]) by alexa-out.qualcomm.com with ESMTP; 13 Jun 2022 01:24:30 -0700 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg08-lv.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 13 Jun 2022 01:24:29 -0700 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Mon, 13 Jun 2022 01:24:29 -0700 Received: from hu-srivasam-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Mon, 13 Jun 2022 01:24:25 -0700 From: Srinivasa Rao Mandadapu To: , , , , , , , , , , CC: Srinivasa Rao Mandadapu , "Venkata Prasad Potturu" Subject: [PATCH v15 1/4] arm64: dts: qcom: sc7280: Add pinmux for I2S speaker and Headset Date: Mon, 13 Jun 2022 13:54:02 +0530 Message-ID: <1655108645-1517-2-git-send-email-quic_srivasam@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1655108645-1517-1-git-send-email-quic_srivasam@quicinc.com> References: <1655108645-1517-1-git-send-email-quic_srivasam@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add pinmux nodes for primary and secondary I2S for SC7280 based platforms. Signed-off-by: Srinivasa Rao Mandadapu Co-developed-by: Venkata Prasad Potturu Signed-off-by: Venkata Prasad Potturu Reviewed-by: Matthias Kaehlcke Reviewed-by: Stephen Boyd --- arch/arm64/boot/dts/qcom/sc7280-idp.dtsi | 14 +++++++++++ arch/arm64/boot/dts/qcom/sc7280.dtsi | 40 ++++++++++++++++++++++++++++++++ 2 files changed, 54 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi index 5eb6689..acf407a 100644 --- a/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280-idp.dtsi @@ -367,6 +367,20 @@ bias-disable; }; +&mi2s1_data0 { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_sclk { + drive-strength = <6>; + bias-disable; +}; + +&mi2s1_ws { + drive-strength = <6>; +}; + &pm7325_gpios { key_vol_up_default: key-vol-up-default { pins = "gpio6"; diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi b/arch/arm64/boot/dts/qcom/sc7280.dtsi index e66fc67..fde55c3 100644 --- a/arch/arm64/boot/dts/qcom/sc7280.dtsi +++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi @@ -3898,6 +3898,46 @@ function = "edp_hot"; }; + mi2s0_data0: mi2s0-data0 { + pins = "gpio98"; + function = "mi2s0_data0"; + }; + + mi2s0_data1: mi2s0-data1 { + pins = "gpio99"; + function = "mi2s0_data1"; + }; + + mi2s0_mclk: mi2s0-mclk { + pins = "gpio96"; + function = "pri_mi2s"; + }; + + mi2s0_sclk: mi2s0-sclk { + pins = "gpio97"; + function = "mi2s0_sck"; + }; + + mi2s0_ws: mi2s0-ws { + pins = "gpio100"; + function = "mi2s0_ws"; + }; + + mi2s1_data0: mi2s1-data0 { + pins = "gpio107"; + function = "mi2s1_data0"; + }; + + mi2s1_sclk: mi2s1-sclk { + pins = "gpio106"; + function = "mi2s1_sck"; + }; + + mi2s1_ws: mi2s1-ws { + pins = "gpio108"; + function = "mi2s1_ws"; + }; + pcie1_clkreq_n: pcie1-clkreq-n { pins = "gpio79"; function = "pcie1_clkreqn"; -- 2.7.4