Received: by 2002:a6b:fb09:0:0:0:0:0 with SMTP id h9csp422914iog; Fri, 17 Jun 2022 06:13:23 -0700 (PDT) X-Google-Smtp-Source: AGRyM1todrgtYkDfhzSQAnqQGVh/wrld46sDHB7qqqB3izqGjIgS1rn4F94Dj2snqZKYuYEiCLY4 X-Received: by 2002:a17:90b:4ac9:b0:1e3:1dca:d995 with SMTP id mh9-20020a17090b4ac900b001e31dcad995mr10562513pjb.111.1655471603125; Fri, 17 Jun 2022 06:13:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1655471603; cv=none; d=google.com; s=arc-20160816; b=PBX9ZYFkAK+eil4Ks/hdr+ICJtuzAbtKyLeIMRLqgmWiI3LiXnC7/TM2aFATtj+F9o V0AOxZ8lyktzP7IehC+7mcFMRzGI/YJBZBlDWOqb4Lap69uNdb2ZKg51GS2hOu2aGBEa 0EawK06fagMOpQhp9IVghKdHOHpCb9ub1Kj9M8msTVpNsxOWLpq9jAaa4M2QHD9YM8RZ tLXLuj049c6Q3humYFTEyu4CopUDACPByidQExzs4Qv9Ss45TLw3HDDD/uCLQLBcc7Yh PZB1XbbECoV/ModS1/hlHWCRwi0y0L2tO8RfLXBkrpP0q5BOEzZO8EzOQ4Wgcd4CJWPL GMYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=bXdPY/mFxpP7e/WL0q+54+xOKLS61p7r8WhX6Xopv/o=; b=Gy6hStXNzhiav3MmFCr0OhJPS4d8eFtEpYCGzfa1gHSwP8c4PwLKCmamFfPGjWKn4u tvX7IUPomvMJcVPHTeUtiVS7bIe8UY/20S1twl65ko9xGzG3Uc8UNdEftZ+c4hAwO/RJ EOtt7zl0kTLtA/ZEcZH7pvySIFyz+27/1BX/QuRup4slFkM6NDLlLVtwI6YIewE1aw5/ qM7ZeEDG/BW4nXuo/kX4Af14SJi/N6Wm6mF8Zl6Dl4nXFeLEqsFHJmKtXIG9ftyoeLxp cVXjct50dRWdSvFWhs7DCEor7PdpgFIb0dlVpC4PbSN0CzcRovXxd0Ga1wms/+d2HPW5 Fl7g== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=VRGpJyMH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id q4-20020a056a00088400b0050dcf85b9e1si6729618pfj.141.2022.06.17.06.13.05; Fri, 17 Jun 2022 06:13:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=VRGpJyMH; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1382451AbiFQNIG (ORCPT + 99 others); Fri, 17 Jun 2022 09:08:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54402 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1381678AbiFQNH7 (ORCPT ); Fri, 17 Jun 2022 09:07:59 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7107913FB0; Fri, 17 Jun 2022 06:07:58 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1655471278; x=1687007278; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=yeaBSgqP4WX2Wonw/3BYqcLV3KY+P6xrfEoUN94P6/o=; b=VRGpJyMHtbUZGG+0OWhlh7vUeJa/kOwm2L4PfFr+UQsU2ofdybW0G3se ILsu+5qsQ7KxlZwc6+HtPbFJsPvM2om3N7AwD+TtO6do0kxcoGUeS2fCg VO4jktR3IvdZzAfo9H6PRwxIc7Ahu/b7MyizP7sov1ytntiX95Q7q0tw7 0rMAM8XtTCEOOcN2Lyy5aNphzOMkua0NvJsdzRVsnYMby1+rSPEA/ZEu8 jVaN4YkYp3xgobsxyy1WlfdgDS23O1v8lGh2hDEG9AN3BBsIUtummM7yn 33PdrFVV0oYW3sSWH7fNbOvApDGn4Bm9KvBzKA5MLJ33crNnxZQGanNrU g==; X-IronPort-AV: E=Sophos;i="5.92,306,1650956400"; d="scan'208";a="163864287" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 17 Jun 2022 06:07:57 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.17; Fri, 17 Jun 2022 06:07:57 -0700 Received: from kavya-HP-Compaq-6000-Pro-SFF-PC.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2375.17 via Frontend Transport; Fri, 17 Jun 2022 06:07:54 -0700 From: Kavyasree Kotagiri To: , , , , CC: , , , Subject: [PATCH v4 2/3] dt-bindings: mfd: atmel,flexcom: Add new compatible string for lan966x Date: Fri, 17 Jun 2022 18:37:28 +0530 Message-ID: <20220617130729.12072-3-kavyasree.kotagiri@microchip.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220617130729.12072-1-kavyasree.kotagiri@microchip.com> References: <20220617130729.12072-1-kavyasree.kotagiri@microchip.com> MIME-Version: 1.0 Content-Type: text/plain X-Spam-Status: No, score=-5.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LAN966x SoC flexcoms has two optional I/O lines. Namely, CS0 and CS1 in flexcom SPI mode. CTS and RTS in flexcom USART mode. These pins can be mapped to lan966x FLEXCOM_SHARED[0-20] pins and usage depends on functions being configured. Signed-off-by: Kavyasree Kotagiri --- v3 -> v4: - Added else condition to allOf:if:then. v2 -> v3: - Add reg property of lan966x missed in v2. v1 -> v2: - Use allOf:if:then for lan966x dt properties .../bindings/mfd/atmel,flexcom.yaml | 80 ++++++++++++++++++- 1 file changed, 79 insertions(+), 1 deletion(-) diff --git a/Documentation/devicetree/bindings/mfd/atmel,flexcom.yaml b/Documentation/devicetree/bindings/mfd/atmel,flexcom.yaml index fdb1645d123f..7e0e4d6b1b96 100644 --- a/Documentation/devicetree/bindings/mfd/atmel,flexcom.yaml +++ b/Documentation/devicetree/bindings/mfd/atmel,flexcom.yaml @@ -18,9 +18,11 @@ properties: compatible: enum: - atmel,sama5d2-flexcom + - microchip,lan966x-flexcom reg: - maxItems: 1 + minItems: 1 + maxItems: 2 clocks: maxItems: 1 @@ -47,6 +49,27 @@ properties: $ref: /schemas/types.yaml#/definitions/uint32 enum: [1, 2, 3] + microchip,flx-shrd-pins: + description: Specify the Flexcom shared pins to be used for flexcom + chip-selects. + $ref: /schemas/types.yaml#/definitions/uint32-array + minItems: 1 + maxItems: 2 + items: + minimum: 0 + maximum: 20 + + microchip,flx-cs: + description: Flexcom chip selects. Here, value of '0' represents "cts" line + of flexcom USART or "cs0" line of flexcom SPI and value of '1' represents + "rts" line of flexcom USART or "cs1" line of flexcom SPI. + $ref: /schemas/types.yaml#/definitions/uint32-array + minItems: 1 + maxItems: 2 + items: + minimum: 0 + maximum: 1 + patternProperties: "^serial@[0-9a-f]+$": description: See atmel-usart.txt for details of USART bindings. @@ -73,6 +96,33 @@ required: - ranges - atmel,flexcom-mode +allOf: + - if: + properties: + compatible: + contains: + const: microchip,lan966x-flexcom + + then: + properties: + reg: + minItems: 2 + items: + - description: Flexcom base regsiters map + - description: Flexcom shared registers map + required: + - microchip,flx-shrd-pins + - microchip,flx-cs + + else: + properties: + reg: + maxItems: 1 + items: + - description: Flexcom base regsiters map + microchip,flx-shrd-pins: false + microchip,flx-cs: false + additionalProperties: false examples: @@ -101,4 +151,32 @@ examples: atmel,fifo-size = <32>; }; }; + - | + #include + + flx3: flexcom@e0064000 { + compatible = "microchip,lan966x-flexcom"; + reg = <0xe0064000 0x100>, + <0xe2004180 0x8>; + clocks = <&flx0_clk>; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x0 0xe0040000 0x800>; + atmel,flexcom-mode = <2>; + microchip,flx-shrd-pins = <9>; + microchip,flx-cs = <0>; + + spi3: spi@400 { + compatible = "atmel,at91rm9200-spi"; + reg = <0x400 0x200>; + interrupts = ; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_flx3_default>; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&nic_clk>; + clock-names = "spi_clk"; + atmel,fifo-size = <32>; + }; + }; ... -- 2.17.1