Received: by 2002:a6b:fb09:0:0:0:0:0 with SMTP id h9csp3231808iog; Mon, 20 Jun 2022 14:45:32 -0700 (PDT) X-Google-Smtp-Source: AGRyM1vVw3bZUIoOZ/Ae/9q5W64b4dU7Q+W6of358XHnAs2fia3B5q+3CzZ15KezN+OscIPX9/AS X-Received: by 2002:a17:907:7f8f:b0:711:623e:b344 with SMTP id qk15-20020a1709077f8f00b00711623eb344mr23247726ejc.230.1655761532273; Mon, 20 Jun 2022 14:45:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1655761532; cv=none; d=google.com; s=arc-20160816; b=Y48nd57qURuMORwBfTRT0fdr/pmjva0jLU/RF0dc2832dACPRHEeqRlUP2Vr5K7yyq x0K3L6rtsHu6MQsPvboGe2NoxlzJVjuV2Uvkko4nzB/Lhi7qW+ok58DJuCRvSOQegzBD 3rD8ulRPDVYUxip1I3pn6Lxp2+gBjIbEqF4hijbwQBItB0GBEgUDBdf/xM4XlqI1qM5u rgJ3Qy/weQPvG5MCiB2GCP94s+9ctWmaMVvBQ93IC2tRGChhQF+gtew9/iajOYHklpQF wSL931+bnWFyQ9gmFzMK48L6JZhVshVWZEIL0AXyrTpPl9Bn85ZQ1uoFUTUAeeKyvcyZ Bjww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=LGe5lXmYV3MKC1//5qTz7irjn1NvBQvyoHkEA+8jUdE=; b=UKduEL18i85XDuPGonEyQdBwa2dEyGFEpjVgimT3izkCwgE0pTCihO0BPswQPTv8Ee NRR0euNbjxGrC2T0FWgSBhOOhnxGpC6aUNNEAsCbH5rp45eNB/e/ch7isxCmNPILHnKJ VVu6hH5ELKlcs6Fu+cSrgUUeJNtQuF1Tfw84CjikcICA61Ej78EqOoz9RZkK0hFx21Vg 0A0EYPIB3uaTpnS1Kqls0NErpN/s4Qka7lltVXwr1VjjndNfo9MKMgNfewf4806dxDus NMNarK5oyM22xIjvZJ4IWt3d6oOG/BYV6IGakwg7HiWOTPmJAP0ogE+PF65k0oRpOQSi uDVw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=d2AswAi9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hr34-20020a1709073fa200b00722e4fde192si18751ejc.992.2022.06.20.14.44.51; Mon, 20 Jun 2022 14:45:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=d2AswAi9; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S243870AbiFTVeV (ORCPT + 99 others); Mon, 20 Jun 2022 17:34:21 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42054 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230160AbiFTVeO (ORCPT ); Mon, 20 Jun 2022 17:34:14 -0400 Received: from madras.collabora.co.uk (madras.collabora.co.uk [46.235.227.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3CC2815707 for ; Mon, 20 Jun 2022 14:34:13 -0700 (PDT) Received: from hermes-devbox.fritz.box (82-71-8-225.dsl.in-addr.zen.co.uk [82.71.8.225]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: bbeckett) by madras.collabora.co.uk (Postfix) with ESMTPSA id D2A7A6601704; Mon, 20 Jun 2022 22:34:10 +0100 (BST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1655760851; bh=KHg3eOnYqUoUcg57EXhLlpoQHXoJLlQC7w8GyVbN4OU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=d2AswAi9i9pgqblOU7nhiYvSBdnsIFsZAZTH7JNKtTnMBUcSNhPO30faYVLbr4NZO qy+fYfPcD4BQvxwDMUt6g1E5Zmpz7apIMD8/WaEZ2iIoQ/KwC5+3fNek3dK8Vg00xq 0PWktKoJWxpBvEGUb9sRn0nBbED29oRVbi7Hd2z6yhk4eMw5Q9gx1PlpBixrj18ay0 nWGk/TCAg6XLSWtYCSwzw9ytIlBd1IGnkQcN7OV8btt3bMr4IFs7vXXlMdXt3DzgX9 96/AU+KW/aKt3QS6OA4Ryua8bCY0TjREudlQCClUCnLE1vchLSfxE2yx47GCeAqU2c mDWA+bTdKa+RQ== From: Robert Beckett To: dri-devel@lists.freedesktop.org, intel-gfx@lists.freedesktop.org, Jani Nikula , Joonas Lahtinen , Rodrigo Vivi , Tvrtko Ursulin , David Airlie , Daniel Vetter Cc: kernel@collabora.com, Robert Beckett , Matthew Auld , =?UTF-8?q?Thomas=20Hellstr=C3=B6m?= , linux-kernel@vger.kernel.org Subject: [PATCH v7 01/10] drm/i915/ttm: dont trample cache_level overrides during ttm move Date: Mon, 20 Jun 2022 21:33:31 +0000 Message-Id: <20220620213340.3199605-2-bob.beckett@collabora.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220620213340.3199605-1-bob.beckett@collabora.com> References: <20220620213340.3199605-1-bob.beckett@collabora.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Various places within the driver override the default chosen cache_level. Before ttm, these overrides were permanent until explicitly changed again or for the lifetime of the buffer. TTM movement code came along and decided that it could make that decision at that time, which is usually well after object creation, so overrode the cache_level decision and reverted it back to its default decision. Add logic to indicate whether the caching mode has been set by anything other than the move logic. If so, assume that the code that overrode the defaults knows best and keep it. Signed-off-by: Robert Beckett --- drivers/gpu/drm/i915/gem/i915_gem_object.c | 1 + drivers/gpu/drm/i915/gem/i915_gem_object_types.h | 1 + drivers/gpu/drm/i915/gem/i915_gem_ttm.c | 1 + drivers/gpu/drm/i915/gem/i915_gem_ttm_move.c | 9 ++++++--- 4 files changed, 9 insertions(+), 3 deletions(-) diff --git a/drivers/gpu/drm/i915/gem/i915_gem_object.c b/drivers/gpu/drm/i915/gem/i915_gem_object.c index 06b1b188ce5a..519887769c08 100644 --- a/drivers/gpu/drm/i915/gem/i915_gem_object.c +++ b/drivers/gpu/drm/i915/gem/i915_gem_object.c @@ -125,6 +125,7 @@ void i915_gem_object_set_cache_coherency(struct drm_i915_gem_object *obj, struct drm_i915_private *i915 = to_i915(obj->base.dev); obj->cache_level = cache_level; + obj->ttm.cache_level_override = true; if (cache_level != I915_CACHE_NONE) obj->cache_coherent = (I915_BO_CACHE_COHERENT_FOR_READ | diff --git a/drivers/gpu/drm/i915/gem/i915_gem_object_types.h b/drivers/gpu/drm/i915/gem/i915_gem_object_types.h index 2c88bdb8ff7c..6632ed52e919 100644 --- a/drivers/gpu/drm/i915/gem/i915_gem_object_types.h +++ b/drivers/gpu/drm/i915/gem/i915_gem_object_types.h @@ -605,6 +605,7 @@ struct drm_i915_gem_object { struct i915_gem_object_page_iter get_io_page; struct drm_i915_gem_object *backup; bool created:1; + bool cache_level_override:1; } ttm; /* diff --git a/drivers/gpu/drm/i915/gem/i915_gem_ttm.c b/drivers/gpu/drm/i915/gem/i915_gem_ttm.c index 4c25d9b2f138..27d59639177f 100644 --- a/drivers/gpu/drm/i915/gem/i915_gem_ttm.c +++ b/drivers/gpu/drm/i915/gem/i915_gem_ttm.c @@ -1241,6 +1241,7 @@ int __i915_gem_ttm_object_init(struct intel_memory_region *mem, i915_gem_object_init_memory_region(obj, mem); i915_ttm_adjust_domains_after_move(obj); i915_ttm_adjust_gem_after_move(obj); + obj->ttm.cache_level_override = false; i915_gem_object_unlock(obj); return 0; diff --git a/drivers/gpu/drm/i915/gem/i915_gem_ttm_move.c b/drivers/gpu/drm/i915/gem/i915_gem_ttm_move.c index a10716f4e717..4c1de0b4a10f 100644 --- a/drivers/gpu/drm/i915/gem/i915_gem_ttm_move.c +++ b/drivers/gpu/drm/i915/gem/i915_gem_ttm_move.c @@ -123,9 +123,12 @@ void i915_ttm_adjust_gem_after_move(struct drm_i915_gem_object *obj) obj->mem_flags |= i915_ttm_cpu_maps_iomem(bo->resource) ? I915_BO_FLAG_IOMEM : I915_BO_FLAG_STRUCT_PAGE; - cache_level = i915_ttm_cache_level(to_i915(bo->base.dev), bo->resource, - bo->ttm); - i915_gem_object_set_cache_coherency(obj, cache_level); + if (!obj->ttm.cache_level_override) { + cache_level = i915_ttm_cache_level(to_i915(bo->base.dev), + bo->resource, bo->ttm); + i915_gem_object_set_cache_coherency(obj, cache_level); + obj->ttm.cache_level_override = false; + } } /** -- 2.25.1