Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp934048imw; Tue, 5 Jul 2022 00:21:30 -0700 (PDT) X-Google-Smtp-Source: AGRyM1uMr02Bhigooc4ot3piyluL+iqX2MAeM4UobGYb7cd0qS+LA4KzHDuqbhValeJtnUw2glMj X-Received: by 2002:a17:907:da7:b0:726:9c0b:708b with SMTP id go39-20020a1709070da700b007269c0b708bmr33172122ejc.595.1657005690027; Tue, 05 Jul 2022 00:21:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657005690; cv=none; d=google.com; s=arc-20160816; b=vP94TKHAbfTdHNvISRdYUsNFk7hMpy8HkjM3gPuYjw0nBlg87gvAFhiPOnQ6CqSta+ CyCB8+/GijdjCzd0mP0OWB7ZFfMNKs6Qq8/tVMM9+XMqW5mJ5dU4oYqpnRuZ6uXG+VXq LiMMB3XiqFPlOKiJWwT+uiYq2B/2msnvnZEEKjRDYA/bk9AbaD0AoNXE5UNZdMQhHz0U MVoHtIH48b5V+o1lEViqGtj0CR3D2Bqzg+a+aPCmnoL03TYtYE8lQtDALHF3Y1rR2oYd Itxg5TIaZpKduI4m7HGgt0D4KHXRC3b+HWuIfwR9aon1uRTwCAIzhitV36h2CT8J6jlN r5fg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=I/y8rQXjpX93bjyiAvfkL3XXE9EZCnDgn8WwG4OpqRI=; b=ZRDq/tCttjtWrhoqA3MtsUGvzJ8XXbfzY5DduxiCRZxsQO0mOetq0HenIJqafgrOqU Jw4TcckP7cHiUuoS4iuDtZ+wka2rwda6ITh4xPDE3W9un315VC67fvdICY6iwP4AWIsY Ci/gVeZhqbP9WF3YCVJmbS5q1vAWRFJLp8zRSltRJ31FvHqvyfkhlv1GqZtzTVJKLH/K HtqaC6eLw6AcZdYHG6JTgWBGyz2SDiggKZhlIVpGutq4tIqOCMKnyEw7R6sZUq7xTOlb a+cO1zYMyhjvlTzOCU+anuYXC3Euy5RilZ8Ry/QnoXaF1g/WXF1t3AR7Q8CYxoJt7/EM G2KQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=hvhX4s6H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id gq6-20020a170906e24600b00726294d9636si35051891ejb.396.2022.07.05.00.21.05; Tue, 05 Jul 2022 00:21:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=hvhX4s6H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230163AbiGEG6a (ORCPT + 99 others); Tue, 5 Jul 2022 02:58:30 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33714 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229931AbiGEG63 (ORCPT ); Tue, 5 Jul 2022 02:58:29 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9DD3EFD1; Mon, 4 Jul 2022 23:58:28 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1657004308; x=1688540308; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=lnRk34B5OQak8r1cu0RoxwYWhR4e+QHJyC8sO6f5vZI=; b=hvhX4s6H/mXZpMJh/bhcWHOfkmC0hZpcHoNSMmFBj0dbTWqd3gUJ/yVU QCGuq/gBBrXDS99ZBdqRL0ovPlkxcdRzs6a5D4MEtvKkhryy62EaKnRbs 0V5zvnIG382rtrSAgK/nve3rVKVLjlX8f1Y/U8FgCtFi8LJMjB2i4trTR ewGE/ehLxNaw/nC7PIlO4TsH3ieXvMR2zFVRO3B52B/DR1JxCHiyB483I 0EPXmCvPNq/9vJWr38BZ0ZW779ejDxz975ctxlgelHxl9RtTg1JHNWy63 9Ty1pZMGdldcHfInYscLcbzaGeZ+vFopwhwnRc84FRqUtrNR2pPhkRUFY g==; X-IronPort-AV: E=Sophos;i="5.92,245,1650956400"; d="scan'208";a="103020754" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 04 Jul 2022 23:58:27 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.17; Mon, 4 Jul 2022 23:58:26 -0700 Received: from kavya.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2375.17 via Frontend Transport; Mon, 4 Jul 2022 23:58:22 -0700 From: Kavyasree Kotagiri To: , , , , , CC: , , , Subject: [PATCH v6 3/3] mfd: atmel-flexcom: Add support for lan966x flexcom chip-select configuration Date: Tue, 5 Jul 2022 04:57:58 -0200 Message-ID: <20220705065758.17051-4-kavyasree.kotagiri@microchip.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220705065758.17051-1-kavyasree.kotagiri@microchip.com> References: <20220705065758.17051-1-kavyasree.kotagiri@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-5.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LAN966x SoC have 5 flexcoms. Each flexcom has 2 chip-selects which are optional I/O lines. For each chip select of each flexcom there is a configuration register FLEXCOM_SHARED[0-4]:SS_MASK[0-1]. The width of configuration register is 21 because there are 21 shared pins on each of which the chip select can be mapped. Each bit of the register represents a different FLEXCOM_SHARED pin. Signed-off-by: Kavyasree Kotagiri Reviewed-by: Claudiu Beznea --- v5 -> v6: - No changes. v4 -> v5: - No changes. v3 -> v4: - Add condition for a flexcom whether to configure chip-select lines or not, based on "microchip,flx-shrd-pins" property existence because chip-select lines are optional. v2 -> v3: - used goto label for clk_disable in error cases. v1 -> v2: - use GENMASK for mask, macros for maximum allowed values. - use u32 values for flexcom chipselects instead of strings. - disable clock in case of errors. drivers/mfd/atmel-flexcom.c | 94 ++++++++++++++++++++++++++++++++++++- 1 file changed, 93 insertions(+), 1 deletion(-) diff --git a/drivers/mfd/atmel-flexcom.c b/drivers/mfd/atmel-flexcom.c index 33caa4fba6af..430b6783b5a7 100644 --- a/drivers/mfd/atmel-flexcom.c +++ b/drivers/mfd/atmel-flexcom.c @@ -28,15 +28,68 @@ #define FLEX_MR_OPMODE(opmode) (((opmode) << FLEX_MR_OPMODE_OFFSET) & \ FLEX_MR_OPMODE_MASK) +/* LAN966x flexcom shared register offsets */ +#define FLEX_SHRD_SS_MASK_0 0x0 +#define FLEX_SHRD_SS_MASK_1 0x4 +#define FLEX_SHRD_PIN_MAX 20 +#define FLEX_CS_MAX 1 +#define FLEX_SHRD_MASK GENMASK(20, 0) + +struct atmel_flex_caps { + bool has_flx_cs; +}; + struct atmel_flexcom { void __iomem *base; + void __iomem *flexcom_shared_base; u32 opmode; struct clk *clk; }; +static int atmel_flexcom_lan966x_cs_config(struct platform_device *pdev) +{ + struct atmel_flexcom *ddata = dev_get_drvdata(&pdev->dev); + struct device_node *np = pdev->dev.of_node; + u32 flx_shrd_pins[2], flx_cs[2], val; + int err, i, count; + + count = of_property_count_u32_elems(np, "microchip,flx-shrd-pins"); + if (count <= 0 || count > 2) { + dev_err(&pdev->dev, "Invalid %s property (%d)\n", "flx-shrd-pins", + count); + return -EINVAL; + } + + err = of_property_read_u32_array(np, "microchip,flx-shrd-pins", flx_shrd_pins, count); + if (err) + return err; + + err = of_property_read_u32_array(np, "microchip,flx-cs", flx_cs, count); + if (err) + return err; + + for (i = 0; i < count; i++) { + if (flx_shrd_pins[i] > FLEX_SHRD_PIN_MAX) + return -EINVAL; + + if (flx_cs[i] > FLEX_CS_MAX) + return -EINVAL; + + val = ~(1 << flx_shrd_pins[i]) & FLEX_SHRD_MASK; + + if (flx_cs[i] == 0) + writel(val, ddata->flexcom_shared_base + FLEX_SHRD_SS_MASK_0); + else + writel(val, ddata->flexcom_shared_base + FLEX_SHRD_SS_MASK_1); + } + + return 0; +} + static int atmel_flexcom_probe(struct platform_device *pdev) { struct device_node *np = pdev->dev.of_node; + const struct atmel_flex_caps *caps; struct resource *res; struct atmel_flexcom *ddata; int err; @@ -76,13 +129,52 @@ static int atmel_flexcom_probe(struct platform_device *pdev) */ writel(FLEX_MR_OPMODE(ddata->opmode), ddata->base + FLEX_MR); + caps = of_device_get_match_data(&pdev->dev); + if (!caps) { + dev_err(&pdev->dev, "Could not retrieve flexcom caps\n"); + err = -EINVAL; + goto clk_disable; + } + + if (caps->has_flx_cs && of_property_read_bool(np, "microchip,flx-shrd-pins")) { + ddata->flexcom_shared_base = devm_platform_get_and_ioremap_resource(pdev, 1, NULL); + if (IS_ERR(ddata->flexcom_shared_base)) { + err = dev_err_probe(&pdev->dev, + PTR_ERR(ddata->flexcom_shared_base), + "failed to get flexcom shared base address\n"); + goto clk_disable; + } + + err = atmel_flexcom_lan966x_cs_config(pdev); + if (err) + goto clk_disable; + } + +clk_disable: clk_disable_unprepare(ddata->clk); + if (err) + return err; return devm_of_platform_populate(&pdev->dev); } +static const struct atmel_flex_caps atmel_flexcom_caps = {}; + +static const struct atmel_flex_caps lan966x_flexcom_caps = { + .has_flx_cs = true, +}; + static const struct of_device_id atmel_flexcom_of_match[] = { - { .compatible = "atmel,sama5d2-flexcom" }, + { + .compatible = "atmel,sama5d2-flexcom", + .data = &atmel_flexcom_caps, + }, + + { + .compatible = "microchip,lan966x-flexcom", + .data = &lan966x_flexcom_caps, + }, + { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, atmel_flexcom_of_match); -- 2.25.1