Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp1090811imw; Tue, 5 Jul 2022 03:42:33 -0700 (PDT) X-Google-Smtp-Source: AGRyM1tPBiprCReT6M/1Tue9u1zfHUzdeeBQX0ax0fb/U2n3ndUT4r4xmnz+bJxL6PM2r0qjq56S X-Received: by 2002:a17:906:37c6:b0:70c:f9f:f0c5 with SMTP id o6-20020a17090637c600b0070c0f9ff0c5mr33178114ejc.743.1657017752813; Tue, 05 Jul 2022 03:42:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657017752; cv=none; d=google.com; s=arc-20160816; b=Uv/46WkuHX+ThdDLo5QH8mRRRnaJUExuVod4TB6ETHVxJlQA5dM0QGfoFtRIP8k5C7 MLIKp7HOYzTdAQcoaEGO2Wdk0QAOa1gYqm91KUW1n4goB2enxZMe7VSfiyP4BrbvsVKY M3guYPc5N19UV5RjuDZl+bPQMN1ycFtxGrgVaxcfqRBzyg/pOIbWl2JllpJQRoHgVJob iPqinIb8ZKePggKBafDWxGJ8g9QqpY79KNZdbvSxOAwoj0MtB4d/0RmWWQwBygKG3ijr 5et9n88cTziCyiuYFeoQY9+E57ZqHSbSsw0EHwFxProA9YKwL8nd/ZH2qP9nXoYJx1fK CEaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date; bh=ARZPrebiaLxBEcIRrenEPz3CSZtXXq0H0KgXynidXcY=; b=Lijk8WO7DM+fUrfeqTMx8gRe8sXWxjAH8ZqkLZ8ldO4a5QBFL7AL3rMrMO71357+PX Ua7rpzlcF6IWfYTJeWETd5EAiAspwf8/3uLzxbKYVfu6hyyDH8dm8N9ExR0DNfiFuamJ 07IKrzjHZlvmlnN2ENBCi9roegOPqtVWUDD8LnUEU0Vuf7p5TEXgRTEQEV6Lt2bq7dV1 /UtweORSxGfFNpfAuxeMZn46djvWiHpHnFfvnvxQk4D6/6SwNwhkSH58LlOtP7U7ZJXZ Xvpdzr6718V1SAn2qpVJUpAMo5ByXbjnjfOUIiQ8C/aUWafDGwZqz1xTtkRVIDgfHPy7 cYQA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id ej13-20020a056402368d00b0043783a835aasi16827671edb.410.2022.07.05.03.42.06; Tue, 05 Jul 2022 03:42:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232487AbiGEKk5 (ORCPT + 99 others); Tue, 5 Jul 2022 06:40:57 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33732 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230499AbiGEKkq (ORCPT ); Tue, 5 Jul 2022 06:40:46 -0400 Received: from elvis.franken.de (elvis.franken.de [193.175.24.41]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 641DB1572F; Tue, 5 Jul 2022 03:40:44 -0700 (PDT) Received: from uucp (helo=alpha) by elvis.franken.de with local-bsmtp (Exim 3.36 #1) id 1o8fz0-0002Jv-05; Tue, 05 Jul 2022 12:40:42 +0200 Received: by alpha.franken.de (Postfix, from userid 1000) id E19BCC0230; Tue, 5 Jul 2022 12:35:49 +0200 (CEST) Date: Tue, 5 Jul 2022 12:35:49 +0200 From: Thomas Bogendoerfer To: Aleksander Jan Bajkowski Cc: martin.blumenstingl@googlemail.com, hauke@hauke-m.de, git@birger-koblitz.de, sander@svanheule.net, linux-mips@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH] MIPS: smp-mt: enable all hardware interrupts on second VPE Message-ID: <20220705103549.GI9951@alpha.franken.de> References: <20220702190705.5319-1-olek2@wp.pl> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20220702190705.5319-1-olek2@wp.pl> User-Agent: Mutt/1.10.1 (2018-07-13) X-Spam-Status: No, score=-2.6 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_LOW, SPF_HELO_PASS,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, Jul 02, 2022 at 09:07:05PM +0200, Aleksander Jan Bajkowski wrote: > This patch is needed to handle interrupts by the second VPE on > the Lantiq xRX200, xRX300 and xRX330 SoCs. In these chips, 32 ICU > interrupts are connected to each hardware line. The SoC supports > a total of 160 interrupts. Currently changing smp_affinity to the > second VPE hangs interrupts. > > This problem affects multithreaded SoCs with a custom interrupt > controller. Chips with 1004Kc core and newer use the MIPS GIC. > > Also CC'ed Birger Koblitz and Sander Vanheule. Both are working > on support for Realtek RTL930x chips with 34Kc core and Birger > has added a patch in OpenWRT that also enables all interrupt > lines. So it looks like this patch is useful for more SoCs. > > Tested on lantiq xRX200 and xRX330. > > Signed-off-by: Aleksander Jan Bajkowski > --- > arch/mips/kernel/smp-mt.c | 3 +-- > 1 file changed, 1 insertion(+), 2 deletions(-) > > diff --git a/arch/mips/kernel/smp-mt.c b/arch/mips/kernel/smp-mt.c > index 5f04a0141068..f21cd0eb1fa7 100644 > --- a/arch/mips/kernel/smp-mt.c > +++ b/arch/mips/kernel/smp-mt.c > @@ -113,8 +113,7 @@ static void vsmp_init_secondary(void) > STATUSF_IP4 | STATUSF_IP5 | > STATUSF_IP6 | STATUSF_IP7); > else > - change_c0_status(ST0_IM, STATUSF_IP0 | STATUSF_IP1 | > - STATUSF_IP6 | STATUSF_IP7); > + set_c0_status(ST0_IM); > } just blindly enabling all interrupts doesn't sound like a brilliant idea even when if works on some Lantiq platforms (probably because their interrupt controller prevents issuing unwanted interrupts). But not all smp-mt platforms are Lantiq. If some CPU interrupts need to be enabled a clean interrupt controller setup with hierarchy irq domains is IMHO the correct approach, Thomas. -- Crap can work. Given enough thrust pigs will fly, but it's not necessarily a good idea. [ RFC1925, 2.3 ]