Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp1461397imw; Tue, 5 Jul 2022 09:52:36 -0700 (PDT) X-Google-Smtp-Source: AGRyM1vIl6GSmUaMmSOIKgAAoKr9tFOZ/sqUKBl15SY+AgUjT9OFZWw+jcm/ZHrFlYTF8yIUeAet X-Received: by 2002:a17:902:7c88:b0:16b:8e84:f0cb with SMTP id y8-20020a1709027c8800b0016b8e84f0cbmr41590555pll.83.1657039956501; Tue, 05 Jul 2022 09:52:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657039956; cv=none; d=google.com; s=arc-20160816; b=D3kQ9MWCJYjGdqx42ENqwQWHnzgpG8HD9U/11P5Y/+VqNuc1VhvaB2NNd4VYOfd1YO 9vyHOLY05Pj9oL7v7d/BhDLoZvyfRcSGYhYMKFFyGqy4EM1oMjNNdR6WfyqLPxwN3Zo7 dmHDgyR9KeTLizrdhveNeEbdkMS7hLOkCtF7Y+dZUVHMZqYghDqcyef/EHofUYBaEqum AlygtlK47zTd52D0yEja/whirNhN0Q/ZSTx6ITRUri9h6NtIQRGUMmqnA62Rm93BfFOX /xuiYj3dHKL0JM3SgiEF9oGSJM07m+4lui84qgerefMcSeUnVIJNyBexM96vQlVn9Mcu Zj+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:cc:to:subject :message-id:date:from:in-reply-to:references:mime-version :dkim-signature; bh=frZfKP9LN/+rExEoWp6ML2iGfeji+NFrp11uK/sqtZk=; b=rFcw+Yd5zjyxs9pfu9yMVi2QFLIDicLSLTP0vRnWJQF7j8eXYmooQjgW7Tsai6xNO3 x6WDpFqUPrEdilKoo5+rGdHzDs6StHwCBFJkwZRI+CEC/I3EK/bDQqig3jqxtDf4Kp6B H5xAbLWzNs9tdIEaVBoQw9aq7ZaT3i0lTLlyc9wBGO9VbuIT6iso7u1L+4NKdMAhzA1p KBQ2USDxr7hGENX/x/umOWmzzfQtof8QUVt/qQrie9khiN9D0PBTIfxixMMhWuz2/ki6 uJW8WF7IVjnxzQNU+KYcPubvmlURMq2cuyrmzNu5ulc6amBzKkX9d3OkQJZX5cL94KGu QFfQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=Ps0DWO6T; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j9-20020a170903024900b0016388cdd5c0si20151241plh.310.2022.07.05.09.52.25; Tue, 05 Jul 2022 09:52:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=Ps0DWO6T; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232156AbiGEQaI (ORCPT + 99 others); Tue, 5 Jul 2022 12:30:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54914 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229701AbiGEQ3y (ORCPT ); Tue, 5 Jul 2022 12:29:54 -0400 Received: from mail-qt1-x829.google.com (mail-qt1-x829.google.com [IPv6:2607:f8b0:4864:20::829]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 78C7F1D30B; Tue, 5 Jul 2022 09:29:51 -0700 (PDT) Received: by mail-qt1-x829.google.com with SMTP id ck6so14413394qtb.7; Tue, 05 Jul 2022 09:29:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc:content-transfer-encoding; bh=frZfKP9LN/+rExEoWp6ML2iGfeji+NFrp11uK/sqtZk=; b=Ps0DWO6T4WzbDGYeEutFMBaCJEv6EwmO6yfNhrrW9fLvenOnLf8CpHHSeOAY2uvSzw FK7iZ8B6E0AnzHWlnS513BjspevScYhXSq/uM6yfsMgYH/t9vvSn99fYpJ4tYxcJPRvI pG0YzWt8lsWyIwohAoe9w0qNxwNbQ4mhgJZ9AL1hkb1Kmr+k/iyikzaljHLv4ZoV1Vzq i204rqTImulYU6xSsxbh2BzDqQ1ONvXpsds4nrqCDLU94le1JUeqoNfqUPEssfMfDj4L +ESly7tYqPuMo8yHqDapC3YyjA/6SUp5ehLxFFHbIU1XjMvB7Hgxo0zJoSgCOPMCShuk pQ/A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc:content-transfer-encoding; bh=frZfKP9LN/+rExEoWp6ML2iGfeji+NFrp11uK/sqtZk=; b=WVZnQxZsrkprKpxx7KzRIlZw/1NSIMoqZKR7DvnD3moVrAHwSwgdu5M91ZC79Pgf9f gCJZhSYXHseXQck2H/NCLrwi8uTvWtl17Uq5gZZMDsEADRCSx50VtxpXDa/xg4Sl8kIP C50Iv7FFNvYYAKGY84MgnmmMbdDIP3J8swHRDYwYn3GSI2OR/uskO15hxKWgu1AVeNmC XsZkKR+VrvBn39OZP3Z+r2ORCE3a4b/nJbHGqTM2Wa7Ny5oeWyNLMx/ZLuve9tpoKBbu JvDsAP8AP5LZUC0ETB3tdcar39rHtescy4I+Xr31eXKcGzTx0Fu/iRu/HE7Fyl/Rx0T3 IokA== X-Gm-Message-State: AJIora+FeU5AyXL/3+VEZUilTugCp6O1ju+hLOvX18DvTOxahErarXyY H6fU+h8nNOodBGrXvwVvJMzOja6aL+/QWe7jy6q4b7F6mdQ= X-Received: by 2002:ac8:5dd4:0:b0:31d:4044:c46c with SMTP id e20-20020ac85dd4000000b0031d4044c46cmr14241012qtx.174.1657038590357; Tue, 05 Jul 2022 09:29:50 -0700 (PDT) MIME-Version: 1.0 References: <20220705075226.359475-1-r.stratiienko@gmail.com> <5580615.DvuYhMxLoT@kista> In-Reply-To: <5580615.DvuYhMxLoT@kista> From: Roman Stratiienko Date: Tue, 5 Jul 2022 19:29:39 +0300 Message-ID: Subject: Re: [PATCH v3] clk: sunxi-ng: sun50i: h6: Modify GPU clock configuration to support DFS To: =?UTF-8?Q?Jernej_=C5=A0krabec?= Cc: Samuel Holland , =?UTF-8?B?Q2zDqW1lbnQgUMOpcm9u?= , Michael Turquette , sboyd@kernel.org, mripard@kernel.org, wens@csie.org, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-kernel@vger.kernel.org Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM, RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Jernej, =D0=B2=D1=82, 5 =D0=B8=D1=8E=D0=BB. 2022 =D0=B3. =D0=B2 19:07, Jernej =C5= =A0krabec : > > Hi Roman, > > Dne torek, 05. julij 2022 ob 09:52:26 CEST je Roman Stratiienko napisal(a= ): > > Using simple bash script it was discovered that not all CCU registers > > can be safely used for DFS, e.g.: > > > > while true > > do > > devmem 0x3001030 4 0xb0003e02 > > devmem 0x3001030 4 0xb0001e02 > > done > > > > Script above changes the GPU_PLL multiplier register value. While the > > script is running, the user should interact with the user interface. > > > > Using this method the following results were obtained: > > | Register | Name | Bits | Values | Result | > > | -- | -- | -- | -- | -- | > > | 0x3001030 | GPU_PLL.MULT | 15..8 | 20-62 | OK | > > | 0x3001030 | GPU_PLL.INDIV | 1 | 0-1 | OK | > > | 0x3001030 | GPU_PLL.OUTDIV | 0 | 0-1 | FAIL | > > | 0x3001670 | GPU_CLK.DIV | 3..0 | ANY | FAIL | > > > > DVFS started to work seamlessly once dividers which caused the > > glitches were set to fixed values. > > > > Signed-off-by: Roman Stratiienko > > > > --- > > > > Changelog: > > > > V2: > > - Drop changes related to mux > > - Drop frequency limiting > > - Add unused dividers initialization > > > > V3: > > - Adjust comments > > I don't see any comment fixed, at least not to "1", as we discussed. Did = I miss > anything? I've added the "bits" word, so now it should sound correct. > Also, please add min and max. What is the rationale for additional limits? CPU_PLL doesn't have these limits. I don't want to make them different. > I also consent to R-B, which you > didn't include. I was expecting an explicit 'review-by' line. Anyway I can add it and resend v4 if it's necessary. Regards, Roman > Did you resend v2 instead of v3? > > Best regards, > Jernej > > > --- > > drivers/clk/sunxi-ng/ccu-sun50i-h6.c | 16 +++++++++++++--- > > 1 file changed, 13 insertions(+), 3 deletions(-) > > > > diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > > b/drivers/clk/sunxi-ng/ccu-sun50i-h6.c index 2ddf0a0da526f..068d1a6b2eb= f3 > > 100644 > > --- a/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > > +++ b/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > > @@ -95,13 +95,13 @@ static struct ccu_nkmp pll_periph1_clk =3D { > > }, > > }; > > > > +/* For GPU PLL, using an output divider for DFS causes system to fail = */ > > #define SUN50I_H6_PLL_GPU_REG 0x030 > > static struct ccu_nkmp pll_gpu_clk =3D { > > .enable =3D BIT(31), > > .lock =3D BIT(28), > > .n =3D _SUNXI_CCU_MULT_MIN(8, 8, 12), > > .m =3D _SUNXI_CCU_DIV(1, 1), /* input divider */ > > - .p =3D _SUNXI_CCU_DIV(0, 1), /* output divider > */ > > .common =3D { > > .reg =3D 0x030, > > .hw.init =3D CLK_HW_INIT("pll-gpu", "osc24M", > > @@ -294,9 +294,9 @@ static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, > > "deinterlace", static SUNXI_CCU_GATE(bus_deinterlace_clk, > > "bus-deinterlace", "psi-ahb1-ahb2", 0x62c, BIT(0), 0); > > > > +/* Keep GPU_CLK divider const to avoid DFS instability. */ > > static const char * const gpu_parents[] =3D { "pll-gpu" }; > > -static SUNXI_CCU_M_WITH_MUX_GATE(gpu_clk, "gpu", gpu_parents, 0x670, > > - 0, 3, /* M */ > > +static SUNXI_CCU_MUX_WITH_GATE(gpu_clk, "gpu", gpu_parents, 0x670, > > 24, 1, /* mux */ > > BIT(31), /* gate */ > > CLK_SET_RATE_PARENT); > > @@ -1193,6 +1193,16 @@ static int sun50i_h6_ccu_probe(struct platform_d= evice > > *pdev) if (IS_ERR(reg)) > > return PTR_ERR(reg); > > > > + /* Force PLL_GPU output divider bits to 0 */ > > + val =3D readl(reg + SUN50I_H6_PLL_GPU_REG); > > + val &=3D ~BIT(0); > > + writel(val, reg + SUN50I_H6_PLL_GPU_REG); > > + > > + /* Force GPU_CLK divider bits to 0 */ > > + val =3D readl(reg + gpu_clk.common.reg); > > + val &=3D ~GENMASK(3, 0); > > + writel(val, reg + gpu_clk.common.reg); > > + > > /* Enable the lock bits on all PLLs */ > > for (i =3D 0; i < ARRAY_SIZE(pll_regs); i++) { > > val =3D readl(reg + pll_regs[i]); > > -- > > 2.34.1 > >