Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp2029975imw; Tue, 5 Jul 2022 21:29:32 -0700 (PDT) X-Google-Smtp-Source: AGRyM1t7ADc4Iac1yUxzVOqSdTQnNAe39KqcDMzmuxI8Mhhb9Voh1uTSX+qi14bOkpdR/r1U7YJD X-Received: by 2002:a17:90b:2c4a:b0:1ef:8f70:e125 with SMTP id rw10-20020a17090b2c4a00b001ef8f70e125mr13743782pjb.50.1657081772168; Tue, 05 Jul 2022 21:29:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657081772; cv=none; d=google.com; s=arc-20160816; b=U/aXHySQ4UHbeZEN8WM7nCZNuMoxXgmGQO1pskZiK29j4qQJZUkILlbEAXFU9ETy4X GEpTzsWhKkC77/55aYIpBILL6ov8KTlP/U0r4Ei86iK1JJYklL9X8LXQGqpLLW+sGjoi dhk62kLDVXFlESr0zDlUs5FQoYXBrqprB7CjioH1e7UR1qgR2vL8BrnYUBqz80+UkWR4 HiW7kblO8kRvgLuyhqHKD31M22wY9EKU3alp7/ikCmtZpDIHxqzkbVaBQC1Am4MkxZ2v PcPAS8lNAt3yys2ox57X4pB6YMjLTRRMpihDkmR1Ywyt9L7wqlppy+6my/HFhFB0YfhU 10ag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=c+oaVlkm+Lnx6RcQaZpTH/P8X0rFBGSoRHw0iVj7fsc=; b=ac/D/Uw5t5t2+d+k/z0F1b3JWJJcFnLNH6eI20R7u6CKRDWImP9ucYa3joRU3XwJAW pr2GG3G4HPz2j9xzVWuUo6zEK0m+wsL+ynwRY8u+hyI2BBa4dZAFR20nHrkCBnmX6ncD fFpiwQHZ5LzWLbOkT0Jaq+p9XgkMTQrcO/nqlW5Q3H1u9Aotw3Sa8YI0OxReJQxtMQbR yJtIt60/a7soLejDzPMob7RJhC24YL5uwi0oV7WmMIeIuZDHGYxCVs+sX51+KbrLdv2S aex7Jz8lp4tgX4ksqX9oRZ9tDGklSJ1p6x1OVqZWLiaMYFfyMxYdNNTmofg7nc94bNiX q7yQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=fheOeRwt; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i2-20020a17090332c200b0016a336d1839si53823201plr.164.2022.07.05.21.29.20; Tue, 05 Jul 2022 21:29:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=fheOeRwt; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231934AbiGFE0o (ORCPT + 99 others); Wed, 6 Jul 2022 00:26:44 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46536 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231922AbiGFE0h (ORCPT ); Wed, 6 Jul 2022 00:26:37 -0400 Received: from mga14.intel.com (mga14.intel.com [192.55.52.115]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D6A081F2FA; Tue, 5 Jul 2022 21:26:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1657081592; x=1688617592; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=IGqxreDaqAFMdcqbAut4ZSRNAEhShbPr78+UyrQRROE=; b=fheOeRwtivbFKACv4h9VunJ+oso07/g+H1thaCB1Dfc3/k9udAY4Cw2T FPSToT9uP8fdOkqlgmJY0dy+dt77pBPy1ChTzo/k//Ua/ptzcOGFwneKz wUhGHgKQp9bcRu4dR765blPmOgtCC757tnr176iEGWDpsGqKa+eoHsGrU mgQd+4Pp07/Ociyq+BDsFPdBK+GBoXcuNYzcq5+ssAmieg0u+ICaQwrQp oDmY3H4yIeV7uMkmlx1RpXu5V2mugB2bfpHtFDxhhZXB8w76+X7dqsswP cvGFwn6rgIcQnuyDPDtyN7nOLsV32RC2BPiF60Tpcxpp2tP+138F6Rj1X w==; X-IronPort-AV: E=McAfee;i="6400,9594,10399"; a="283663262" X-IronPort-AV: E=Sophos;i="5.92,248,1650956400"; d="scan'208";a="283663262" Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga103.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 05 Jul 2022 21:26:32 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.92,248,1650956400"; d="scan'208";a="769895465" Received: from srikandan-ilbpg12.png.intel.com ([10.88.229.69]) by orsmga005.jf.intel.com with ESMTP; 05 Jul 2022 21:26:29 -0700 From: nandhini.srikandan@intel.com To: fancer.lancer@gmail.com, broonie@kernel.org, robh+dt@kernel.org, linux-spi@vger.kernel.org, linux-kernel@vger.kernel.org Cc: devicetree@vger.kernel.org, mgross@linux.intel.com, kris.pan@intel.com, kenchappa.demakkanavar@intel.com, furong.zhou@intel.com, mallikarjunappa.sangannavar@intel.com, mahesh.r.vaidya@intel.com, nandhini.srikandan@intel.com, rashmi.a@intel.com Subject: [PATCH v5 4/4] spi: dw: Add support for Intel Thunder Bay SPI controller Date: Wed, 6 Jul 2022 12:20:39 +0800 Message-Id: <20220706042039.5763-5-nandhini.srikandan@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220706042039.5763-1-nandhini.srikandan@intel.com> References: <20220706042039.5763-1-nandhini.srikandan@intel.com> X-Spam-Status: No, score=-7.8 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Nandhini Srikandan Add support for Intel Thunder Bay SPI controller, which uses DesignWare DWC_ssi core and also add common init function for both Keem Bay and Thunder Bay. Signed-off-by: Nandhini Srikandan --- drivers/spi/spi-dw-mmio.c | 8 ++++---- drivers/spi/spi-dw.h | 3 +-- 2 files changed, 5 insertions(+), 6 deletions(-) diff --git a/drivers/spi/spi-dw-mmio.c b/drivers/spi/spi-dw-mmio.c index 5101c4c6017b..26c40ea6dd12 100644 --- a/drivers/spi/spi-dw-mmio.c +++ b/drivers/spi/spi-dw-mmio.c @@ -214,11 +214,10 @@ static int dw_spi_hssi_init(struct platform_device *pdev, return 0; } -static int dw_spi_keembay_init(struct platform_device *pdev, - struct dw_spi_mmio *dwsmmio) +static int dw_spi_intel_init(struct platform_device *pdev, + struct dw_spi_mmio *dwsmmio) { dwsmmio->dws.ip = DW_HSSI_ID; - dwsmmio->dws.caps = DW_SPI_CAP_KEEMBAY_MST; return 0; } @@ -349,7 +348,8 @@ static const struct of_device_id dw_spi_mmio_of_match[] = { { .compatible = "amazon,alpine-dw-apb-ssi", .data = dw_spi_alpine_init}, { .compatible = "renesas,rzn1-spi", .data = dw_spi_pssi_init}, { .compatible = "snps,dwc-ssi-1.01a", .data = dw_spi_hssi_init}, - { .compatible = "intel,keembay-ssi", .data = dw_spi_keembay_init}, + { .compatible = "intel,keembay-ssi", .data = dw_spi_intel_init}, + { .compatible = "intel,thunderbay-ssi", .data = dw_spi_intel_init}, { .compatible = "microchip,sparx5-spi", dw_spi_mscc_sparx5_init}, { .compatible = "canaan,k210-spi", dw_spi_canaan_k210_init}, { /* end of table */} diff --git a/drivers/spi/spi-dw.h b/drivers/spi/spi-dw.h index 8b8f924ac410..9e8eb2b52d5c 100644 --- a/drivers/spi/spi-dw.h +++ b/drivers/spi/spi-dw.h @@ -31,8 +31,7 @@ /* DW SPI controller capabilities */ #define DW_SPI_CAP_CS_OVERRIDE BIT(0) -#define DW_SPI_CAP_KEEMBAY_MST BIT(1) -#define DW_SPI_CAP_DFS32 BIT(2) +#define DW_SPI_CAP_DFS32 BIT(1) /* Register offsets (Generic for both DWC APB SSI and DWC SSI IP-cores) */ #define DW_SPI_CTRLR0 0x00 -- 2.17.1