Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp2247359imw; Wed, 6 Jul 2022 02:38:17 -0700 (PDT) X-Google-Smtp-Source: AGRyM1sQpGZvaVGUa3wsat7RR/upLq4ZniTDsbBkp2xs3FYQDxplBc3n5sGnEFnm3JXfAzFm10PN X-Received: by 2002:a17:907:2cf4:b0:72a:47b1:32ee with SMTP id hz20-20020a1709072cf400b0072a47b132eemr35692711ejc.293.1657100297155; Wed, 06 Jul 2022 02:38:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657100297; cv=none; d=google.com; s=arc-20160816; b=sjB62Lwz/r+fd/mps+bR3R4nxmKGa0TfzWhwiI+i3TU3LI0oBVMHY/gxRaop8rV05H NX8HIAcyBnFFSOTdI42rzbrUrTbhA55HEwE52bVtz79N8axPQji5IS1pODjkE0PpGDXq dUKCR0ElpuHVc2gtxwmY/VoxwYygILA3Q8w9dE5SOeH2kxPbE9MZyVHcTzkOEgC/ReVt B7uso2jmXHWKxPEX/609HaR6VHVXRx2+L2issKWAn05dzZSRNILOAzlTURqa3ffQ8bKC 0bxTOt7ryJY9trA0LntD2mUjl+bufTtbY3NSBoH6/Ep9AlTDH1p4LTZalW/dwvwEP9sY 6U5Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=yX5CEu5WKbcjFOu9NCKGzjZQ9Vsi0Z1BsExVY2/249A=; b=yHBtlSyn3dp412y8ErQT3wKoKM9H/T0IaYz/2Jz7lbxGcj5maAL8bx6jS5pCjaqO1R V2E3mt3kJ4mPUf2+SSFH1Z/L4IGRPm3V+HSTi3x/b/Moy0Xwabc2oh3SWfmgwoR83QFk tCGKGohDJX1ftrpfIWpXabomjnth7Su9KApde3Nt9EKaZNrgg3dstRZ8sThtkhiViYXP Ztdp5mcSZeyWbtVWinallnbcPrXUYVJ+9XBGZ3PIpWAFsS53QI2sxg8xYKgD6LZK0iVg K8fNV3O0OiNtMyuPgS6ZZqlLTgPPXppnvGLxZDcM0uNxe2grznPLUmSiLr1Jnfj0L2LS EfNA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id i20-20020a05640242d400b0043a8ea2c176si1426255edc.345.2022.07.06.02.37.51; Wed, 06 Jul 2022 02:38:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231181AbiGFJWn (ORCPT + 99 others); Wed, 6 Jul 2022 05:22:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36982 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233206AbiGFJWm (ORCPT ); Wed, 6 Jul 2022 05:22:42 -0400 Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id AE1E315805; Wed, 6 Jul 2022 02:22:40 -0700 (PDT) Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id C64E515A1; Wed, 6 Jul 2022 02:22:40 -0700 (PDT) Received: from bogus (unknown [10.57.39.193]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 75A713F66F; Wed, 6 Jul 2022 02:22:37 -0700 (PDT) Date: Wed, 6 Jul 2022 10:21:26 +0100 From: Sudeep Holla To: Conor.Dooley@microchip.com Cc: robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, paul.walmsley@sifive.com, palmer@dabbelt.com, aou@eecs.berkeley.edu, Daire.McNamara@microchip.com, niklas.cassel@wdc.com, damien.lemoal@opensource.wdc.com, geert@linux-m68k.org, zong.li@sifive.com, kernel@esmil.dk, hahnjo@hahnjo.de, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, Brice.Goglin@inria.fr Subject: Re: [PATCH 0/5] RISC-V: Add cpu-map topology information nodes Message-ID: <20220706092126.k6zaknwcwzyg22ak@bogus> References: <20220705190435.1790466-1-mail@conchuod.ie> <20220705201931.nfwi5rlku7ykmydr@bogus> <8f07796a-d9a2-3301-aafb-7fbec4d5b1a2@microchip.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: X-Spam-Status: No, score=-6.9 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Jul 05, 2022 at 11:03:54PM +0000, Conor.Dooley@microchip.com wrote: > > > On 05/07/2022 21:33, Conor.Dooley@microchip.com wrote: > > > > > > On 05/07/2022 21:19, Sudeep Holla wrote: > >> On Tue, Jul 05, 2022 at 08:04:31PM +0100, Conor Dooley wrote: > >>> From: Conor Dooley > >>> > >>> It was reported to me that the Hive Unmatched incorrectly reports > >>> its topology to hwloc, but the StarFive VisionFive did in [0] & > >>> a subsequent off-list email from Brice (the hwloc maintainer). > >>> This turned out not to be entirely true, the /downstream/ version > >>> of the VisionFive does work correctly but not upstream, as the > >>> downstream devicetree has a cpu-map node that was added recently. > >>> > >>> This series adds a cpu-map node to all upstream devicetrees, which > >>> I have tested on mpfs & fu540. The first patch is lifted directly > >>> from the downstream StarFive devicetree. > >>> > >> > >> Reviewed-by: Sudeep Holla > >> > >> I would recommend to have sane defaults in core risc-v code in case of > >> absence of /cpu-map node as it is optional. The reason I mentioned is that > >> Conor mentioned how the default values in absence of the node looked quite > >> wrong. I don't know if it is possible on RISC-V but on ARM64 we do have > >> default values if arch_topology fails to set based on DT/ACPI. > >> > > > > Yeah the defaults are all -1. I'll add some sane defaults for a v2. > > Thanks, > > Conor. > > I shamelessly stole from arm64... Seems to work, but have done minimal > testing (only PolarFire SoC). > > Author: Conor Dooley > Date: Wed Jul 6 00:00:34 2022 +0100 > > riscv: arch-topology: add sane defaults > > RISC-V has no sane defaults to fall back on where there is no cpu-map > in the devicetree. Add sane defaults in ~the exact same way as ARM64. > > Signed-off-by: Conor Dooley > > diff --git a/arch/riscv/include/asm/topology.h b/arch/riscv/include/asm/topology.h > new file mode 100644 > index 000000000000..71c80710f00e > --- /dev/null > +++ b/arch/riscv/include/asm/topology.h > @@ -0,0 +1,13 @@ > +/* SPDX-License-Identifier: GPL-2.0-only */ > +/* > + * Copyright (c) 2022 Microchip Technology Inc. and its subsidiaries > + */ > + > +#ifndef _ASM_RISCV_TOPOLOGY_H > +#define _ASM_RISCV_TOPOLOGY_H > + > +#include > + > +void store_cpu_topology(unsigned int cpuid); > + > +#endif /* _ASM_RISCV_TOPOLOGY_H */ > \ No newline at end of file > diff --git a/arch/riscv/kernel/Makefile b/arch/riscv/kernel/Makefile > index c71d6591d539..9518882ba6f9 100644 > --- a/arch/riscv/kernel/Makefile > +++ b/arch/riscv/kernel/Makefile > @@ -50,6 +50,7 @@ obj-y += riscv_ksyms.o > obj-y += stacktrace.o > obj-y += cacheinfo.o > obj-y += patch.o > +obj-y += topology.o > obj-y += probes/ > obj-$(CONFIG_MMU) += vdso.o vdso/ > > diff --git a/arch/riscv/kernel/smpboot.c b/arch/riscv/kernel/smpboot.c > index f1e4948a4b52..d551c7f452d4 100644 > --- a/arch/riscv/kernel/smpboot.c > +++ b/arch/riscv/kernel/smpboot.c > @@ -32,6 +32,7 @@ > #include > #include > #include > +#include > > #include "head.h" > > @@ -40,6 +41,8 @@ static DECLARE_COMPLETION(cpu_running); > void __init smp_prepare_boot_cpu(void) > { > init_cpu_topology(); > + > + store_cpu_topology(smp_processor_id()); > } > > void __init smp_prepare_cpus(unsigned int max_cpus) > @@ -161,6 +164,7 @@ asmlinkage __visible void smp_callin(void) > mmgrab(mm); > current->active_mm = mm; > > + store_cpu_topology(curr_cpuid); > notify_cpu_starting(curr_cpuid); > numa_add_cpu(curr_cpuid); > update_siblings_masks(curr_cpuid); > diff --git a/arch/riscv/kernel/topology.c b/arch/riscv/kernel/topology.c > new file mode 100644 > index 000000000000..799b3423e0bc > --- /dev/null > +++ b/arch/riscv/kernel/topology.c > @@ -0,0 +1,30 @@ > +// SPDX-License-Identifier: GPL-2.0-only > +/* > + * Based on the arm64 version, which was in turn based on arm32, which was > + * ultimately based on sh's. > + * The arm64 version was listed as: > + * Copyright (C) 2011,2013,2014 Linaro Limited. > + * > + */ > +#include > +#include > +#include > + > +void store_cpu_topology(unsigned int cpuid) > +{ > + struct cpu_topology *cpuid_topo = &cpu_topology[cpuid]; > + > + if (cpuid_topo->package_id != -1) > + goto topology_populated; > + > + cpuid_topo->thread_id = -1; > + cpuid_topo->core_id = cpuid; > + cpuid_topo->package_id = cpu_to_node(cpuid); > + > + pr_info("CPU%u: cluster %d core %d thread %d\n", > + cpuid, cpuid_topo->package_id, cpuid_topo->core_id, > + cpuid_topo->thread_id); > + > +topology_populated: > + update_siblings_masks(cpuid); > +} > Looks good. Again package id is not cluster. This is what my series is addressing. So update the log as Package instead of Cluster above. The cluster id will be -1 unless you can get that for DT. -- Regards, Sudeep