Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp4530088imw; Tue, 12 Jul 2022 09:28:49 -0700 (PDT) X-Google-Smtp-Source: AGRyM1tOImOSrQ05cXWEOxyPhCDCcY2GFrZfPWGc54VDTa0PPpLaY4el//OtgHGXHiDWz3fIbDxO X-Received: by 2002:a05:6402:1914:b0:43a:d548:8adc with SMTP id e20-20020a056402191400b0043ad5488adcmr15243906edz.214.1657643329427; Tue, 12 Jul 2022 09:28:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657643329; cv=none; d=google.com; s=arc-20160816; b=Pb6z1plY3KXJ9bytKlUI717L8m0dWrcG8QYjOxHsYfSVAWAaLf3S02YfHwOD/mmoIO nnn0hrqm6Y71L8T7vZdbYxcv9PIVgT5MBy0KVXXnK5fQgTLN6bOfMpXIRJxtap3VvpgG DAAfYtYlymSas9fp62xoTbB7JqBjR8beanCob/xB9a+qMH8AkLYkn2S+S9X91c2rP+qV HfADtBry2gwjNh25EhzFOGGAVjx2PV1l/Pb4ZaZ6hYkaltbqeCmifXs1WqAJsnT8uubB 1gX8JYGfrASsazaWpYpom4t8NaI/8PAFB6AWzaQpn8Fgfow4/CSlivC34Qa8kdPgnCdD Vf+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:to:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:from :dkim-signature; bh=fh2j0DLFDImWWTMsRRrpL+R2YxivQJpDaBgghF+QmYI=; b=boMLF9cNDR7/TWxXbFpiTXGgzvIhE2UOKu2+AAQ+Fhx6gP+bXFuByFp4zi4QV9jnDs M+AK8S682IenvKqKqk1hiIPwSM4466j3iImeF8W47hwXAQvxRBLfTujx3xTbG4dIJ2lu 3UzfzcpJuw4Qga9DUgqMDHU6OkrHWYs3EbnmSxH95iRODtCmJJJ9oV4qlJvSPxxTr2zy iivuGmuEqVb7M3KyeCU/VVl0q1SPj7VcM3HE2te2Lbc/3sA+RbTwapv1HJxxMZEGC9rb /JHbAVeFcfPIVmtmK/G0P21q5kt74YngMg1bk1YZH/XBKT5OTCuj5PA+SUym3UikIrUS qRwg== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@kernel.org header.s=k20201202 header.b="Z/YEuO5S"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id bx6-20020a0564020b4600b0043a7077519dsi12874299edb.430.2022.07.12.09.28.23; Tue, 12 Jul 2022 09:28:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=fail header.i=@kernel.org header.s=k20201202 header.b="Z/YEuO5S"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233324AbiGLPXY (ORCPT + 99 others); Tue, 12 Jul 2022 11:23:24 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55420 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233161AbiGLPWy (ORCPT ); Tue, 12 Jul 2022 11:22:54 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [IPv6:2604:1380:4601:e00::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 8FA45C6348; Tue, 12 Jul 2022 08:21:40 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 04ECDB819D6; Tue, 12 Jul 2022 15:21:39 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id A30F9C341C0; Tue, 12 Jul 2022 15:21:37 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1657639297; bh=7JnyFsglCKgFnoItNxfBpbbgyPgOiVtVYUylqa7lLqM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Z/YEuO5SX4PTs+sp5WIGVxTNqqJe51Do5DJXh+ohvG2WiWAktSFBoswQhVqDPLx5m V2U/TfN8+RgCMMwtaMru8vyYTvnzcw/Uwpt3M+PmYXoP5HNqdsD5tjxN/r7qKVoQB7 Kz6TGyiamqPCffVy8RquBNZ2RIXlVUKYZVvw6v7WR7EdXH4wjRUYgQtqL2FXBRs57C xdXKd8/W6l5EfiWr0CDuB1EjfJcI+ghh7t98DIO9l9aDOSNJmz3t86viR16COE5OMl 2ngLhPyvj2Dj8wieO1Piu25szmtVjPjiLk7ckZiVaM2zW88yidvIgj2aadchVrYziz 32plUU+1lJCSg== Received: from mchehab by mail.kernel.org with local (Exim 4.95) (envelope-from ) id 1oBHhe-004k23-Ao; Tue, 12 Jul 2022 16:21:34 +0100 From: Mauro Carvalho Chehab Cc: Chris Wilson , Bruce Chang , Daniel Vetter , David Airlie , Jani Nikula , John Harrison , Joonas Lahtinen , Matt Roper , Matthew Brost , Rodrigo Vivi , Tejas Upadhyay , Tvrtko Ursulin , Umesh Nerlige Ramappa , dri-devel@lists.freedesktop.org, intel-gfx@lists.freedesktop.org, linux-kernel@vger.kernel.org, stable@vger.kernel.org, Mika Kuoppala , Andi Shyti , Andrzej Hajda , =?UTF-8?q?Thomas=20Hellstr=C3=B6m?= , Mauro Carvalho Chehab Subject: [PATCH v5 1/2] drm/i915/gt: Serialize GRDOM access between multiple engine resets Date: Tue, 12 Jul 2022 16:21:32 +0100 Message-Id: X-Mailer: git-send-email 2.36.1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.7 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net To: unlisted-recipients:; (no To-header on input) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Chris Wilson Don't allow two engines to be reset in parallel, as they would both try to select a reset bit (and send requests to common registers) and wait on that register, at the same time. Serialize control of the reset requests/acks using the uncore->lock, which will also ensure that no other GT state changes at the same time as the actual reset. Cc: stable@vger.kernel.org # v4.4 and upper Reported-by: Mika Kuoppala Signed-off-by: Chris Wilson Acked-by: Mika Kuoppala Reviewed-by: Andi Shyti Reviewed-by: Andrzej Hajda Acked-by: Thomas Hellström Signed-off-by: Mauro Carvalho Chehab --- See [PATCH v5 0/2] at: https://lore.kernel.org/all/cover.1657639152.git.mchehab@kernel.org/ drivers/gpu/drm/i915/gt/intel_reset.c | 37 ++++++++++++++++++++------- 1 file changed, 28 insertions(+), 9 deletions(-) diff --git a/drivers/gpu/drm/i915/gt/intel_reset.c b/drivers/gpu/drm/i915/gt/intel_reset.c index a5338c3fde7a..c68d36fb5bbd 100644 --- a/drivers/gpu/drm/i915/gt/intel_reset.c +++ b/drivers/gpu/drm/i915/gt/intel_reset.c @@ -300,9 +300,9 @@ static int gen6_hw_domain_reset(struct intel_gt *gt, u32 hw_domain_mask) return err; } -static int gen6_reset_engines(struct intel_gt *gt, - intel_engine_mask_t engine_mask, - unsigned int retry) +static int __gen6_reset_engines(struct intel_gt *gt, + intel_engine_mask_t engine_mask, + unsigned int retry) { struct intel_engine_cs *engine; u32 hw_mask; @@ -321,6 +321,20 @@ static int gen6_reset_engines(struct intel_gt *gt, return gen6_hw_domain_reset(gt, hw_mask); } +static int gen6_reset_engines(struct intel_gt *gt, + intel_engine_mask_t engine_mask, + unsigned int retry) +{ + unsigned long flags; + int ret; + + spin_lock_irqsave(>->uncore->lock, flags); + ret = __gen6_reset_engines(gt, engine_mask, retry); + spin_unlock_irqrestore(>->uncore->lock, flags); + + return ret; +} + static struct intel_engine_cs *find_sfc_paired_vecs_engine(struct intel_engine_cs *engine) { int vecs_id; @@ -487,9 +501,9 @@ static void gen11_unlock_sfc(struct intel_engine_cs *engine) rmw_clear_fw(uncore, sfc_lock.lock_reg, sfc_lock.lock_bit); } -static int gen11_reset_engines(struct intel_gt *gt, - intel_engine_mask_t engine_mask, - unsigned int retry) +static int __gen11_reset_engines(struct intel_gt *gt, + intel_engine_mask_t engine_mask, + unsigned int retry) { struct intel_engine_cs *engine; intel_engine_mask_t tmp; @@ -583,8 +597,11 @@ static int gen8_reset_engines(struct intel_gt *gt, struct intel_engine_cs *engine; const bool reset_non_ready = retry >= 1; intel_engine_mask_t tmp; + unsigned long flags; int ret; + spin_lock_irqsave(>->uncore->lock, flags); + for_each_engine_masked(engine, gt, engine_mask, tmp) { ret = gen8_engine_reset_prepare(engine); if (ret && !reset_non_ready) @@ -612,17 +629,19 @@ static int gen8_reset_engines(struct intel_gt *gt, * This is best effort, so ignore any error from the initial reset. */ if (IS_DG2(gt->i915) && engine_mask == ALL_ENGINES) - gen11_reset_engines(gt, gt->info.engine_mask, 0); + __gen11_reset_engines(gt, gt->info.engine_mask, 0); if (GRAPHICS_VER(gt->i915) >= 11) - ret = gen11_reset_engines(gt, engine_mask, retry); + ret = __gen11_reset_engines(gt, engine_mask, retry); else - ret = gen6_reset_engines(gt, engine_mask, retry); + ret = __gen6_reset_engines(gt, engine_mask, retry); skip_reset: for_each_engine_masked(engine, gt, engine_mask, tmp) gen8_engine_reset_cancel(engine); + spin_unlock_irqrestore(>->uncore->lock, flags); + return ret; } -- 2.36.1