Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp339448imw; Tue, 12 Jul 2022 21:54:51 -0700 (PDT) X-Google-Smtp-Source: AGRyM1v4cdc5t58uX9GRWhTJ3kdL3ajWYpGQ9aBLO4l7hVQpZLmpo9gFiN/BA/Yc9akzMiGespmV X-Received: by 2002:a63:1809:0:b0:408:417a:6fa5 with SMTP id y9-20020a631809000000b00408417a6fa5mr1480570pgl.228.1657688091152; Tue, 12 Jul 2022 21:54:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1657688091; cv=none; d=google.com; s=arc-20160816; b=laFZYYCQg2J/UM+tMZhQCrtgfPsKbLd9Dl8wbzl+bhMhpEtBYRBfVppiFa5EPsyN65 8yGwT0Ftl7ya79vSrK9MFSpDDttB3SZ939lqZ7rjAI4pR2yoS8l1AKLo+MoqbObKfjZz ipEJ9KsqY/Pf1jeqr9JdZd9KPGpSbjm8kEk6ZQOv68vfBBdstSOrlzgNlCwaETbVmDQZ kA+DQOIPC2i9Ysgq16Z+GKqwhrlUMyIvq+zova034VW4R83u39+RXYkTt2oyAcmZmKne Ec5pKG794AcGOidhz1NqZ+h8O+mVw5wS93uwXUbmiAzBlY7mysUqlh+7CrGYKN01Hc/T sjXg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=/3JRdMPzc+HefSZS55Yop8/2H6nFT6HhYIeSSpdDdYQ=; b=DM/1w00ARPJvpLJoNcM+iLrJ78DbkjAWIpuK1A6b1b0PadLgzOBzOVqzZbri3AK+at 8e4pcz4UsgeEmS6w89s6gYId7vPOz10JeN+PhvTPeNRUHxGv+4i5vs6w6kHK9hwd6prM 5kUGotL+/0fmv/F9EDicRlG9PddYCA9qC7NRQLqdrOH6lQPkzFFS+1w4HkLgOk26QoCV czXQc4cS+xhHDUco+HFKCpSKRIRdqkzxUqh1ODQ57q/i34w4hQvZyHn3nXi+gDoLrTrD HaSPsBaiLsKPfqZ1FHnHx1fy6jhe0bDv2BRgU43aOcmUzULSM2pDdaV4j1HX5rm6mv3e xWNA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=XyQ+GGtC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id my18-20020a17090b4c9200b001eca5cba1b3si1377971pjb.163.2022.07.12.21.54.36; Tue, 12 Jul 2022 21:54:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=XyQ+GGtC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234110AbiGME3a (ORCPT + 99 others); Wed, 13 Jul 2022 00:29:30 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:60826 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234102AbiGME3B (ORCPT ); Wed, 13 Jul 2022 00:29:01 -0400 Received: from mga12.intel.com (mga12.intel.com [192.55.52.136]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id AEC336B26A; Tue, 12 Jul 2022 21:28:54 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1657686534; x=1689222534; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=l+ZqLrpVFlkrQ2zO4adzOFv+jVRMntH8EJhMK/ZmKL4=; b=XyQ+GGtCRy6K3U/XdN24rto4cBQ4d2lIMHVHicDb9v6kOy6/66xVQEXB T9QF0W9i8h6jSbIILUd7fcXEMVI4y0hOGRMiFQZrhBSWq4XbOg7rqe3P0 J03GboYFB4YFj4/MZnZKUoomolbzsd5nkDTHwbSkEOpSbmMGEgKZ7VtLm 7TUtIHcAvoTGvGgv1O8sxHkEq0rKphLFNfiPVZalMCoKUdC0EYfz5HTTK +GzSe3pJKjvw2xitzulPLoAL+GD7T0H/C/TXfmIiTGVVNn8NaYMif8/0R CEqmq0HTtml9tsj346/bams4MCmpgD1hXNJoTeksEWdsfbnOHb71T64vE A==; X-IronPort-AV: E=McAfee;i="6400,9594,10406"; a="264894389" X-IronPort-AV: E=Sophos;i="5.92,267,1650956400"; d="scan'208";a="264894389" Received: from orsmga006.jf.intel.com ([10.7.209.51]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 12 Jul 2022 21:28:54 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.92,267,1650956400"; d="scan'208";a="570463277" Received: from srikandan-ilbpg12.png.intel.com ([10.88.229.69]) by orsmga006.jf.intel.com with ESMTP; 12 Jul 2022 21:28:51 -0700 From: nandhini.srikandan@intel.com To: fancer.lancer@gmail.com, broonie@kernel.org, robh+dt@kernel.org, linux-spi@vger.kernel.org, linux-kernel@vger.kernel.org Cc: devicetree@vger.kernel.org, mgross@linux.intel.com, kris.pan@intel.com, kenchappa.demakkanavar@intel.com, furong.zhou@intel.com, mallikarjunappa.sangannavar@intel.com, mahesh.r.vaidya@intel.com, nandhini.srikandan@intel.com, rashmi.a@intel.com Subject: [PATCH v6 3/4] spi: dw: Add support for master mode selection for DWC SSI controller Date: Wed, 13 Jul 2022 12:22:22 +0800 Message-Id: <20220713042223.1458-4-nandhini.srikandan@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220713042223.1458-1-nandhini.srikandan@intel.com> References: <20220713042223.1458-1-nandhini.srikandan@intel.com> X-Spam-Status: No, score=-5.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Nandhini Srikandan Add support to select the controller mode as master mode by setting Bit 31 of CTRLR0 register. This feature is supported for controller versions above v1.02. Signed-off-by: Nandhini Srikandan Acked-by: Serge Semin --- drivers/spi/spi-dw-core.c | 5 +++-- drivers/spi/spi-dw.h | 8 +------- 2 files changed, 4 insertions(+), 9 deletions(-) diff --git a/drivers/spi/spi-dw-core.c b/drivers/spi/spi-dw-core.c index ecea471ff42c..41ae21e1b879 100644 --- a/drivers/spi/spi-dw-core.c +++ b/drivers/spi/spi-dw-core.c @@ -307,8 +307,9 @@ static u32 dw_spi_prepare_cr0(struct dw_spi *dws, struct spi_device *spi) if (spi->mode & SPI_LOOP) cr0 |= DW_HSSI_CTRLR0_SRL; - if (dws->caps & DW_SPI_CAP_KEEMBAY_MST) - cr0 |= DW_HSSI_CTRLR0_KEEMBAY_MST; + /* CTRLR0[31] MST */ + if (dw_spi_ver_is_ge(dws, HSSI, 102A)) + cr0 |= DW_HSSI_CTRLR0_MST; } return cr0; diff --git a/drivers/spi/spi-dw.h b/drivers/spi/spi-dw.h index 79d853f6d192..8b8f924ac410 100644 --- a/drivers/spi/spi-dw.h +++ b/drivers/spi/spi-dw.h @@ -94,13 +94,7 @@ #define DW_HSSI_CTRLR0_SCPOL BIT(9) #define DW_HSSI_CTRLR0_TMOD_MASK GENMASK(11, 10) #define DW_HSSI_CTRLR0_SRL BIT(13) - -/* - * For Keem Bay, CTRLR0[31] is used to select controller mode. - * 0: SSI is slave - * 1: SSI is master - */ -#define DW_HSSI_CTRLR0_KEEMBAY_MST BIT(31) +#define DW_HSSI_CTRLR0_MST BIT(31) /* Bit fields in CTRLR1 */ #define DW_SPI_NDF_MASK GENMASK(15, 0) -- 2.17.1