Received: by 2002:ad5:4acb:0:0:0:0:0 with SMTP id n11csp5850485imw; Wed, 20 Jul 2022 13:58:50 -0700 (PDT) X-Google-Smtp-Source: AGRyM1v0X1CNH08DSqqcNq3eNyjcZBW5eJ4urxDVkWO/Old9M/kh/YKLWSLN9FKxzs41/wDYmMor X-Received: by 2002:a17:907:7e87:b0:72b:4af3:bf57 with SMTP id qb7-20020a1709077e8700b0072b4af3bf57mr37780461ejc.9.1658350730212; Wed, 20 Jul 2022 13:58:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1658350730; cv=none; d=google.com; s=arc-20160816; b=gUz8jzZoep2V/jdtuPl+G84iEzcCnRGfujTfnGePnAo5f3BqQvHu8q0nPqgw9NHWvu Sgj1F/eZ6kcFaYXQhmPR0+Beozz3JQyDNfTfObOKGZvqzFUij8CVpklLEVVfGC8QUsE9 FR7qsLpKNuM9rdTcCxxi6EOIGC05e5wCUiiAP/TMT/umszxeCp/Hhi0KQS1DRdNu0p62 X5TMu5fLsAi+Vjyo/ORDtDoQ4xQs4m8b2d6/Kl6AXwhikpTzyLYqj/2GyxkbXazgRA4O wPAUilVhkdU/7ci4wo4pgzJViI6W0uHvx576g8Ly86qBxy8e53FyG8tvH+cnjE32bYjv 1CLg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=gIdugH+55bFyS9VknlUvUKaNXLWzY0rcHSyRa7HyBE0=; b=SdBPJL2eGc9uyKUYnUR6KFF2fjMp7WOVMAuvCONsX2T9ZU51yfp6WCC7to65QMCWr+ CtgV/mprLtm3Vr5SiL+2QjdMIuFJborf33rfojjpYptKKHct1I8MqBxPtO+i6eaZ99zU khq3k9Db4f1mYYIo98H3hmF2179trGKOnR40HQXY021iLjM5Ol8gpNgLAVnr9MWxV2ow kFncdVKv82iEmu+C0hxF+AXYajcmLKDwPOVq7PtKXiWmid5Y9ga2qbLqzYtgIaaFByjP 8SlyqJagE7tUtq6kALh1aJCTYrBMDO68ZjYxE68qSRGae52/npJjHzrm8OIl7kN+FkYE LZOQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=FHDDV8G2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id c8-20020a05640227c800b0043a83490a4asi14819ede.498.2022.07.20.13.58.23; Wed, 20 Jul 2022 13:58:50 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=FHDDV8G2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230090AbiGTUjH (ORCPT + 99 others); Wed, 20 Jul 2022 16:39:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54256 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229441AbiGTUjF (ORCPT ); Wed, 20 Jul 2022 16:39:05 -0400 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 85BE722BD8; Wed, 20 Jul 2022 13:39:04 -0700 (PDT) Received: from pps.filterd (m0279862.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.5/8.17.1.5) with ESMTP id 26KJl6r2014142; Wed, 20 Jul 2022 20:38:52 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h=message-id : date : mime-version : subject : to : cc : references : from : in-reply-to : content-type : content-transfer-encoding; s=qcppdkim1; bh=gIdugH+55bFyS9VknlUvUKaNXLWzY0rcHSyRa7HyBE0=; b=FHDDV8G2zqo9BMPvMw9hiacY7hhqUm70kksq6snbFhbraiP1h6xZ3HJMwBRZ7udrsnxr DJ78mnw8cF+5nsi4MH4h0XeaUScHtCc6UNgL9zMSkGh6RT0BUrK3S9VxhK3Nqzar1AT/ 5XjkK7mqTJnzO8ZPhCQvSru3K9uiNoUPu8y8qYc9z+0pAa4rtaPPT34r1HvAUrwE1gvX a12ioFAU9y06j+PWF99BCra0oKqZ22QTLeMF/HCDCET51pLrtLR4sKSCnM/JrMdVELAJ iDl2DuEk3NKAhMFApf/z0ViDdBIP0jIJ4der8oo7xv909knaqdbVRJLjp9K4gb8dMqsB Kg== Received: from nalasppmta02.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3hebfv23b4-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 20 Jul 2022 20:38:52 +0000 Received: from nasanex01c.na.qualcomm.com (nasanex01c.na.qualcomm.com [10.47.97.222]) by NALASPPMTA02.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 26KKcgw8003698 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 20 Jul 2022 20:38:42 GMT Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 20 Jul 2022 13:38:42 -0700 Received: from [10.216.25.31] (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.22; Wed, 20 Jul 2022 13:38:35 -0700 Message-ID: Date: Thu, 21 Jul 2022 02:08:32 +0530 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:91.0) Gecko/20100101 Thunderbird/91.3.2 Subject: Re: [Freedreno] [PATCH v2 3/7] drm/msm: Fix cx collapse issue during recovery Content-Language: en-US To: Rob Clark CC: Doug Anderson , Sean Paul , Jonathan Marek , David Airlie , linux-arm-msm , Konrad Dybcio , Abhinav Kumar , dri-devel , Bjorn Andersson , Matthias Kaehlcke , "Daniel Vetter" , Dmitry Baryshkov , Jordan Crouse , freedreno , Chia-I Wu , LKML References: <1657346375-1461-1-git-send-email-quic_akhilpo@quicinc.com> <20220709112837.v2.3.I4ac27a0b34ea796ce0f938bb509e257516bc6f57@changeid> <1299312f-e614-e4e2-72cb-fd7fb99922ce@quicinc.com> <3c150bc9-68a0-7a35-6511-f80a42e8945b@quicinc.com> From: Akhil P Oommen In-Reply-To: Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 7bit X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: YpunemG9jq14pdX051AANsyRZ7PHCHlY X-Proofpoint-ORIG-GUID: YpunemG9jq14pdX051AANsyRZ7PHCHlY X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.205,Aquarius:18.0.883,Hydra:6.0.517,FMLib:17.11.122.1 definitions=2022-07-20_12,2022-07-20_01,2022-06-22_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 bulkscore=0 mlxlogscore=999 impostorscore=0 malwarescore=0 clxscore=1011 phishscore=0 priorityscore=1501 spamscore=0 adultscore=0 suspectscore=0 mlxscore=0 lowpriorityscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2206140000 definitions=main-2207200083 X-Spam-Status: No, score=-2.8 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_LOW, SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 7/20/2022 11:36 PM, Rob Clark wrote: > On Tue, Jul 12, 2022 at 12:15 PM Akhil P Oommen > wrote: >> On 7/12/2022 10:14 PM, Rob Clark wrote: >>> On Mon, Jul 11, 2022 at 10:05 PM Akhil P Oommen >>> wrote: >>>> On 7/12/2022 4:52 AM, Doug Anderson wrote: >>>>> Hi, >>>>> >>>>> On Fri, Jul 8, 2022 at 11:00 PM Akhil P Oommen wrote: >>>>>> There are some hardware logic under CX domain. For a successful >>>>>> recovery, we should ensure cx headswitch collapses to ensure all the >>>>>> stale states are cleard out. This is especially true to for a6xx family >>>>>> where we can GMU co-processor. >>>>>> >>>>>> Currently, cx doesn't collapse due to a devlink between gpu and its >>>>>> smmu. So the *struct gpu device* needs to be runtime suspended to ensure >>>>>> that the iommu driver removes its vote on cx gdsc. >>>>>> >>>>>> Signed-off-by: Akhil P Oommen >>>>>> --- >>>>>> >>>>>> (no changes since v1) >>>>>> >>>>>> drivers/gpu/drm/msm/adreno/a6xx_gpu.c | 16 ++++++++++++++-- >>>>>> drivers/gpu/drm/msm/msm_gpu.c | 2 -- >>>>>> 2 files changed, 14 insertions(+), 4 deletions(-) >>>>>> >>>>>> diff --git a/drivers/gpu/drm/msm/adreno/a6xx_gpu.c b/drivers/gpu/drm/msm/adreno/a6xx_gpu.c >>>>>> index 4d50110..7ed347c 100644 >>>>>> --- a/drivers/gpu/drm/msm/adreno/a6xx_gpu.c >>>>>> +++ b/drivers/gpu/drm/msm/adreno/a6xx_gpu.c >>>>>> @@ -1278,8 +1278,20 @@ static void a6xx_recover(struct msm_gpu *gpu) >>>>>> */ >>>>>> gmu_write(&a6xx_gpu->gmu, REG_A6XX_GMU_GMU_PWR_COL_KEEPALIVE, 0); >>>>>> >>>>>> - gpu->funcs->pm_suspend(gpu); >>>>>> - gpu->funcs->pm_resume(gpu); >>>>>> + /* >>>>>> + * Now drop all the pm_runtime usage count to allow cx gdsc to collapse. >>>>>> + * First drop the usage count from all active submits >>>>>> + */ >>>>>> + for (i = gpu->active_submits; i > 0; i--) >>>>>> + pm_runtime_put(&gpu->pdev->dev); >>>>>> + >>>>>> + /* And the final one from recover worker */ >>>>>> + pm_runtime_put_sync(&gpu->pdev->dev); >>>>>> + >>>>>> + for (i = gpu->active_submits; i > 0; i--) >>>>>> + pm_runtime_get(&gpu->pdev->dev); >>>>>> + >>>>>> + pm_runtime_get_sync(&gpu->pdev->dev); >>>>> In response to v1, Rob suggested pm_runtime_force_suspend/resume(). >>>>> Those seem like they would work to me, too. Why not use them? >>>> Quoting my previous response which I seem to have sent only to Freedreno >>>> list: >>>> >>>> "I believe it is supposed to be used only during system sleep state >>>> transitions. Btw, we don't want pm_runtime_get() calls from elsewhere to >>>> fail by disabling RPM here." >>> The comment about not wanting other runpm calls to fail is valid.. but >>> that is also solveable, ie. by holding a lock around runpm calls. >>> Which I think we need to do anyways, otherwise looping over >>> gpu->active_submits is racey.. >>> >>> I think pm_runtime_force_suspend/resume() is the least-bad option.. or >>> at least I'm not seeing any obvious alternative that is better >>> >>> BR, >>> -R >> We are holding gpu->lock here which will block further submissions from >> scheduler. Will active_submits still race? >> >> It is possible that there is another thread which successfully completed >> pm_runtime_get() and while it access the hardware, we pulled the plug on >> regulator/clock here. That will result in obvious device crash. So I can >> think of 2 solutions: >> >> 1. wrap *every* pm_runtime_get/put with a mutex. Something like: >> mutex_lock(); >> pm_runtime_get(); >> < ... access hardware here >> >> pm_runtime_put(); >> mutex_unlock(); >> >> 2. Drop runtime votes from every submit in recover worker and wait/poll >> for regulator to collapse in case there are transient votes on >> regulator from other threads/subsystems. >> >> Option (2) seems simpler to me. What do you think? >> > But I think without #1 you could still be racing w/ some other path > that touches the hw, like devfreq, right. They could be holding a > runpm ref, so even if you loop over active_submits decrementing the > runpm ref, it still doesn't drop to zero > > BR, > -R Yes, you are right. There could be some transient votes from other threads/drivers/subsystem. This is the reason we need to poll for cx gdsc collapse in the next patch.Even with #1, it is difficult to coordinate with smmu driver and close to impossible with tz/hyp. -Akhil.