Received: by 2002:ac0:da4c:0:0:0:0:0 with SMTP id a12csp745565imi; Fri, 22 Jul 2022 08:32:47 -0700 (PDT) X-Google-Smtp-Source: AGRyM1t4gSB49C3wIJ9mM7F6N6P82Fh8iMnlWQ9SaVYRds23MNlJ+JDlPlgYXQqVBlhbnXlnr5Ap X-Received: by 2002:a17:907:2d08:b0:72f:1dff:edf5 with SMTP id gs8-20020a1709072d0800b0072f1dffedf5mr355047ejc.391.1658503967679; Fri, 22 Jul 2022 08:32:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1658503967; cv=none; d=google.com; s=arc-20160816; b=AO7qA5IUwJcmPqEQYwhI/Lg9DiqYug0dYJN+AeE7PSsd+vGLrXl8aGdmB2xog+mf9X tDRe5wXimozbIEC/eggfE332nxz4e3UD8Qa2bkCR9osNcgGZyR8SbRfN4dFktdPHiI/g XascP+nIHqVMjfGM7BzjCXFsRUTl9cJezZiA9UiC5yiiC6CuZS8tFjqTrtJCMhkAT/e4 8CGqVw5ue/yc7Lm30HZuhkvwdHUKCdGvvjw9BP90BnxtM2CCVsqeBprqk6xxl4FpS9y4 X76ofO9bPPXkdGszI8z+z2AOyMmNBagd00qoZMkO0GS6bYSSH0UfoYK9579Glsiy4TJa k3hQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=Qn2VcCKxge3DZyVxbLNerTiU9xBpXkAc+s/CxqbTq7Q=; b=edAkvWeL1pp+Lu6Fz4MCtR27EEuYew/YT94WGxgXho80joZP8DE9auoHf4eRkqcqYN cLu1wtaZg7UiWYCPYxSKwqafwFWGHHepLpsLuwBlCjhibT1fB97tLipwmhm9unXHbsVW 6l2Df68W64frhVd8zdQ00rSXhN24jT8CrgslaR6kJtqjYccSMYD1e9mxIg15/hifJpOO 86dx2+gta315F9wTDlbtx32EyvwtceHyEtSKfowa+Q9a/CUvwJ7hav0c85Y4IVvRhZ7D BmGwiWTSSgJx+1X0nnbC1lvUzKCM7MNXN11xarhNMbmirJCGKaqxl5k/xtLt2fT34pch g1Og== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=I1Rgg3PD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id h2-20020a0564020e0200b0043bca751775si4189028edh.363.2022.07.22.08.32.22; Fri, 22 Jul 2022 08:32:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=I1Rgg3PD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231178AbiGVP3d (ORCPT + 99 others); Fri, 22 Jul 2022 11:29:33 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45928 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229778AbiGVP3c (ORCPT ); Fri, 22 Jul 2022 11:29:32 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D9FB39EC5C; Fri, 22 Jul 2022 08:29:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1658503769; x=1690039769; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=JJMg/JItXY2a7h4X5arrjc+qdPJvmFrq4BolHcVj9J4=; b=I1Rgg3PDozqVcR0bh7YAgGEsrGTY7/ldKQe8tvd5fFFteSHPytDTbw3t vAB3BGMSzR/KY63B6yycIWrOLPKzsbMbbUQyScw0X/tbNqtd6ROiGC1fA O+Sh75GtDzkcF9o1qfWHY4Io3fE+xYIZozVOv5AQKKMtdnCtEVtF73jm4 GcRDietnGujrPVRe7ces+uPiRaccIebaJKL/pIQLYPUikE6cSv3QlSn8H bUnb6iWNHTzUBZLFWUldwE4fXbhNvjIbaqR05PlEx7AY1SdnjPtEsVFp5 jS0fOORaexRnp/CcQnqMg1fQIhgzP/QEZHihcF1+0Vbs+mPu3x6h2HblK Q==; X-IronPort-AV: E=Sophos;i="5.93,186,1654585200"; d="scan'208";a="169088011" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 22 Jul 2022 08:29:28 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2375.17; Fri, 22 Jul 2022 08:29:27 -0700 Received: from ryan-Precision-5560.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2375.17 via Frontend Transport; Fri, 22 Jul 2022 08:29:27 -0700 From: To: , , , , , , CC: , , , , "Ryan Wanner" Subject: [PATCH v2] ASoC: dt-bindings: atmel-i2s: Convert to json-schema Date: Fri, 22 Jul 2022 08:29:45 -0700 Message-ID: <20220722152945.2950807-1-Ryan.Wanner@microchip.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-5.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ryan Wanner Convert atmel i2s devicetree binding to json-schema. Change file name to match json-schema naming. Signed-off-by: Ryan Wanner --- Note: running dtbs_check will fail unless updated with this patch, https://lore.kernel.org/linux-arm-kernel/20220707215812.193008-1-Ryan.Wanner@microchip.com/ v1 -> v2: - Fix formatting for clock description. - Fix formatting for dma description. .../bindings/sound/atmel,sama5d2-i2s.yaml | 85 +++++++++++++++++++ .../devicetree/bindings/sound/atmel-i2s.txt | 46 ---------- 2 files changed, 85 insertions(+), 46 deletions(-) create mode 100644 Documentation/devicetree/bindings/sound/atmel,sama5d2-i2s.yaml delete mode 100644 Documentation/devicetree/bindings/sound/atmel-i2s.txt diff --git a/Documentation/devicetree/bindings/sound/atmel,sama5d2-i2s.yaml b/Documentation/devicetree/bindings/sound/atmel,sama5d2-i2s.yaml new file mode 100644 index 000000000000..0cd1ff89baed --- /dev/null +++ b/Documentation/devicetree/bindings/sound/atmel,sama5d2-i2s.yaml @@ -0,0 +1,85 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +# Copyright (C) 2022 Microchip Technology, Inc. and its subsidiaries +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/sound/atmel,sama5d2-i2s.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Atmel I2S controller + +maintainers: + - Nicolas Ferre + - Alexandre Belloni + - Claudiu Beznea + +description: + Atmel I2S (Inter-IC Sound Controller) bus is the standard + interface for connecting audio devices, such as audio codecs. + +properties: + compatible: + const: atmel,sama5d2-i2s + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + clocks: + items: + - description: Peripheral clock + - description: Generated clock (Optional) + - description: I2S mux clock (Optional). Set + with gclk when Master Mode is required. + minItems: 1 + + clock-names: + items: + - const: pclk + - const: gclk + - const: muxclk + minItems: 1 + + dmas: + items: + - description: TX DMA Channel + - description: RX DMA Channel + + dma-names: + items: + - const: tx + - const: rx + +required: + - compatible + - reg + - interrupts + - dmas + - dma-names + - clocks + - clock-names + +additionalProperties: false + +examples: + - | + #include + #include + + i2s@f8050000 { + compatible = "atmel,sama5d2-i2s"; + reg = <0xf8050000 0x300>; + interrupts = <54 IRQ_TYPE_LEVEL_HIGH 7>; + dmas = <&dma0 + (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) | + AT91_XDMAC_DT_PERID(31))>, + <&dma0 + (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) | + AT91_XDMAC_DT_PERID(32))>; + dma-names = "tx", "rx"; + clocks = <&i2s0_clk>, <&i2s0_gclk>, <&i2s0muxck>; + clock-names = "pclk", "gclk", "muxclk"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_i2s0_default>; + }; diff --git a/Documentation/devicetree/bindings/sound/atmel-i2s.txt b/Documentation/devicetree/bindings/sound/atmel-i2s.txt deleted file mode 100644 index 40549f496a81..000000000000 --- a/Documentation/devicetree/bindings/sound/atmel-i2s.txt +++ /dev/null @@ -1,46 +0,0 @@ -* Atmel I2S controller - -Required properties: -- compatible: Should be "atmel,sama5d2-i2s". -- reg: Should be the physical base address of the controller and the - length of memory mapped region. -- interrupts: Should contain the interrupt for the controller. -- dmas: Should be one per channel name listed in the dma-names property, - as described in atmel-dma.txt and dma.txt files. -- dma-names: Two dmas have to be defined, "tx" and "rx". - This IP also supports one shared channel for both rx and tx; - if this mode is used, one "rx-tx" name must be used. -- clocks: Must contain an entry for each entry in clock-names. - Please refer to clock-bindings.txt. -- clock-names: Should be one of each entry matching the clocks phandles list: - - "pclk" (peripheral clock) Required. - - "gclk" (generated clock) Optional (1). - - "muxclk" (I2S mux clock) Optional (1). - -Optional properties: -- pinctrl-0: Should specify pin control groups used for this controller. -- princtrl-names: Should contain only one value - "default". - - -(1) : Only the peripheral clock is required. The generated clock and the I2S - mux clock are optional and should only be set together, when Master Mode - is required. - -Example: - - i2s@f8050000 { - compatible = "atmel,sama5d2-i2s"; - reg = <0xf8050000 0x300>; - interrupts = <54 IRQ_TYPE_LEVEL_HIGH 7>; - dmas = <&dma0 - (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) | - AT91_XDMAC_DT_PERID(31))>, - <&dma0 - (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) | - AT91_XDMAC_DT_PERID(32))>; - dma-names = "tx", "rx"; - clocks = <&i2s0_clk>, <&i2s0_gclk>, <&i2s0muxck>; - clock-names = "pclk", "gclk", "muxclk"; - pinctrl-names = "default"; - pinctrl-0 = <&pinctrl_i2s0_default>; - }; -- 2.34.1