Received: by 2002:ac0:e34a:0:0:0:0:0 with SMTP id g10csp501948imn; Tue, 26 Jul 2022 01:28:24 -0700 (PDT) X-Google-Smtp-Source: AGRyM1sQkVmokJeN03QPw+QD1dGPm7gbG5RBTuaK/wqx5oCsnZC5Z6q16stcguf4a5dYoiVX1/aM X-Received: by 2002:a65:5a01:0:b0:419:759a:2b20 with SMTP id y1-20020a655a01000000b00419759a2b20mr13893236pgs.487.1658824104607; Tue, 26 Jul 2022 01:28:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1658824104; cv=none; d=google.com; s=arc-20160816; b=TWUTN4xqasv0Gw6VPAE76PDvzx5pGMvmjxaO7W4mmubcC6jJqeN9Y6Y9nuChHTGknd o9dRSan5pJ04UjRV5aK2ywT3WgKRlyn0eIibA6CjPm7OUnwHzDO/lIqvl5/DknJ5fPqi AP8+faFnTuc3FZwWx5VupIKeOA9AqiaV+ubJGLMUuWpuMUymcBFLo5UCbOvG1QA+qusG 9S9AyQxL1K5BCTQ4D5c/tcvlO6KOnZ9ZJz9StBTIDCIZYtB4lPuGnOaBqpXc+QAAm8Pu D+lDh2lfqWAzXc8oCXttKjIbbrKnfERSF7UN3ffZyUw7E7DRaHDnA2j48OBtxxiiC85O q4zw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date; bh=j7Y7/s3jPzLeBaSMk/VkBhreFamaYQLV391RNNStqnY=; b=KhPTfZq0TrhHGPJyZX+tlrKRPwmF9Z1a1QrLyePK8oD/6LM+giTYGK2nDelloV010W nhwsspGskXRAWVUW6KYsPCmu76GYLcpUlh/THJZuegxAvqM+/Oy4ejE73MJTgKXn+haw tI5XkJlkShjSjvj/ipngHs9ccn5f7cuKPa6Mq3Lp9Zs9FPY6qiO9+a3wNHxkgNSzZJ8e jpWKl/VIdz7mVbEIO683Ookg97oXCj10plmPwZSnHAn+iwgBcUVDxoajTPBiSffACOf+ sVtUppB5N8jzAIPRQFeAQy3GpX/R6WaRbu76qwgsl0bJBiTSjDVcqK6rFxd8gO0p7UMY 8nEg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id r2-20020a635142000000b003c1dc83e6b6si16707461pgl.317.2022.07.26.01.28.09; Tue, 26 Jul 2022 01:28:24 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237911AbiGZHvI (ORCPT + 99 others); Tue, 26 Jul 2022 03:51:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41548 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238578AbiGZHvF (ORCPT ); Tue, 26 Jul 2022 03:51:05 -0400 Received: from ams.source.kernel.org (ams.source.kernel.org [IPv6:2604:1380:4601:e00::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7AD072AE24; Tue, 26 Jul 2022 00:51:04 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 28CAAB8122C; Tue, 26 Jul 2022 07:51:03 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 3ED4EC341C0; Tue, 26 Jul 2022 07:50:54 +0000 (UTC) Date: Tue, 26 Jul 2022 13:20:50 +0530 From: Manivannan Sadhasivam To: Krishna chaitanya chundru , Stanimir Varbanov Cc: helgaas@kernel.org, linux-pci@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, mka@chromium.org, quic_vbadigan@quicinc.com, quic_hemantk@quicinc.com, quic_nitegupt@quicinc.com, quic_skananth@quicinc.com, quic_ramkri@quicinc.com, swboyd@chromium.org, dmitry.baryshkov@linaro.org, Stanimir Varbanov , Andy Gross , Bjorn Andersson , Lorenzo Pieralisi , Rob Herring , Krzysztof =?utf-8?Q?Wilczy=C5=84ski?= , Bjorn Helgaas Subject: Re: [PATCH v3] PCI: qcom: Allow L1 and its sub states Message-ID: <20220726075050.GC5522@workstation> References: <1657886366-32685-1-git-send-email-quic_krichai@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1657886366-32685-1-git-send-email-quic_krichai@quicinc.com> User-Agent: Mutt/1.9.4 (2018-02-28) X-Spam-Status: No, score=-6.7 required=5.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,RCVD_IN_DNSWL_HI,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Jul 15, 2022 at 05:29:25PM +0530, Krishna chaitanya chundru wrote: > Allow L1 and its sub-states in the qcom pcie driver. > By default this is disabled in the qcom specific hardware. > So enabling it explicitly only for controllers belonging to > 2_7_0. > > This patch will not affect any link capability registers, this > will allow the link transitions to L1 and its sub states only > if they are already supported. > > Signed-off-by: Krishna chaitanya chundru > Reviewed-by: Manivannan Sadhasivam Stan, could you please review this patch? Thanks, Mani > ---- > > Changes since v1 & v2: > - Update in the commit text only. > --- > drivers/pci/controller/dwc/pcie-qcom.c | 8 ++++++++ > 1 file changed, 8 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pcie-qcom.c b/drivers/pci/controller/dwc/pcie-qcom.c > index a7202f0..5ef444f 100644 > --- a/drivers/pci/controller/dwc/pcie-qcom.c > +++ b/drivers/pci/controller/dwc/pcie-qcom.c > @@ -41,6 +41,9 @@ > #define L23_CLK_RMV_DIS BIT(2) > #define L1_CLK_RMV_DIS BIT(1) > > +#define PCIE20_PARF_PM_CTRL 0x20 > +#define REQ_NOT_ENTR_L1 BIT(5) > + > #define PCIE20_PARF_PHY_CTRL 0x40 > #define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16) > #define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) ((x) << 16) > @@ -1261,6 +1264,11 @@ static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie) > val |= BIT(4); > writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL); > > + /* Enable L1 and L1ss */ > + val = readl(pcie->parf + PCIE20_PARF_PM_CTRL); > + val &= ~REQ_NOT_ENTR_L1; > + writel(val, pcie->parf + PCIE20_PARF_PM_CTRL); > + > if (IS_ENABLED(CONFIG_PCI_MSI)) { > val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT); > val |= BIT(31); > -- > 2.7.4 >