Received: by 2002:a05:6358:e9c4:b0:b2:91dc:71ab with SMTP id hc4csp4117343rwb; Sun, 7 Aug 2022 15:32:46 -0700 (PDT) X-Google-Smtp-Source: AA6agR79uTyrXfkbMV7sLc+ndhrvhSMzNedrWgNvv3F26/sj4XUq35y7W98ITsDLIeZUwVtV2d+e X-Received: by 2002:a17:90b:4c12:b0:1f5:958:c313 with SMTP id na18-20020a17090b4c1200b001f50958c313mr26560751pjb.6.1659911566229; Sun, 07 Aug 2022 15:32:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1659911566; cv=none; d=google.com; s=arc-20160816; b=jJHT73Uea8b0Wz+5naPi5oAR/Xndtf0xeftLyIxC4XbH2yj7SnoTu3uz8RA9/g5KUI sAzjaBvHV6Ds0nCKe0E4qwZjxMXatf/cSJcEaphlk1WjkETD3X0JmFm7s5BV105PXVOf mWx6xT/ZWI1XoTETwzacKFBANZuu6SVk00Y9ZwnPZ24M4WVlDDQWQTv/8lSYaZ145ZOh BaTaFKnszPCjo7zNG1CL5uJyTU6oB72DbGdBJlqSLOXeiMDKYPoVxRfTu8KFVJdSnBOI 9doBN8lGlKhbtogXyRPZaufEAynuhgAusOtLbYEnrfVerSTQjawRxVatfMEMNwummcLt DGpQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=f2JVdK8F9EWvI9utLkolrYBJ8ap4G6n4YS4irR8O0e8=; b=NRoTyUI12WlPi9mK3UG9gvH8ZpihiXFoP4w3zPB5OS+jNuMPtkUfJLEKhFI46X59HP Sjl+JsTSmACyR+I6c8X+EFaLaiLy9yynN/24lUAu6wS0ROabfY2PwxQSwPqXxuHTCgND s4ouidiDzMe3D0PfUvAPmjOlf3OiV7cEaSFajvRD2kmB6bMu8/Z7C7Nw6Ndr3L9/Q0zE h08A/Zt9XUb34MvgwlzhSUhC5/KJ3bkh8pTP8+elgvzoApei4YgXduz94mnWN3YgjDzR 082UeUKkzEhlkIjrP/dpWLTiON5e9VY+ZbKHAH5UrPqFhWCKow19R+wTIispR2+WaUqW YgEQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=BoJENkoq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id pg5-20020a17090b1e0500b001f2b468c2aesi6263389pjb.150.2022.08.07.15.32.32; Sun, 07 Aug 2022 15:32:46 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=BoJENkoq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242149AbiHGWJc (ORCPT + 99 others); Sun, 7 Aug 2022 18:09:32 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50020 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237082AbiHGWFN (ORCPT ); Sun, 7 Aug 2022 18:05:13 -0400 Received: from mga04.intel.com (mga04.intel.com [192.55.52.120]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 65F05B7E2; Sun, 7 Aug 2022 15:03:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1659909783; x=1691445783; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=3mCcOnOxdxaooSM4412HI3d2SaV1+FV9yeoqdGQdcwU=; b=BoJENkoqVJEykH1KDDd9fp/MRd966xYZnjTe1KSuJtX2QTRAfhNRyLRy F868JkSlNA6w8dz/CARUCuhA31sp8pagIZ3co6WCgUpiclp7BXkXS56IL cC5/TvIW9MtPuMS6DMl2MygdK62LxnIJYhr6eZdZubBdEwQbP23NmVBuN pqqIVlUqW27S89phUkacw4BoO6B7xE86fkVBy7jxyIYvJmALero+RPPPj dn/CkDCnKcA4Bt8ASYK9sFCoXuiB2RbxwPuymtO+GWd1KQyChogiRP+6x YZPzZF1Jh7DTWFmhrLVbl/vRvToqbpjBOa1g9TdohM3dLGUGPs4hoV8bJ Q==; X-IronPort-AV: E=McAfee;i="6400,9594,10432"; a="289224129" X-IronPort-AV: E=Sophos;i="5.93,220,1654585200"; d="scan'208";a="289224129" Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 07 Aug 2022 15:02:35 -0700 X-IronPort-AV: E=Sophos;i="5.93,220,1654585200"; d="scan'208";a="663682573" Received: from ls.sc.intel.com (HELO localhost) ([143.183.96.54]) by fmsmga008-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 07 Aug 2022 15:02:35 -0700 From: isaku.yamahata@intel.com To: kvm@vger.kernel.org, linux-kernel@vger.kernel.org Cc: isaku.yamahata@intel.com, isaku.yamahata@gmail.com, Paolo Bonzini , erdemaktas@google.com, Sean Christopherson , Sagi Shahar Subject: [PATCH v8 041/103] KVM: x86/mmu: Add a new is_private member for union kvm_mmu_page_role Date: Sun, 7 Aug 2022 15:01:26 -0700 Message-Id: <621bbca9e03f1350e393657da3f27f295b57a490.1659854790.git.isaku.yamahata@intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-5.0 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Isaku Yamahata Because TDX support introduces private mapping, add a new member in union kvm_mmu_page_role with access functions to check the member. Signed-off-by: Isaku Yamahata --- arch/x86/include/asm/kvm_host.h | 27 +++++++++++++++++++++++++++ arch/x86/kvm/mmu/mmu_internal.h | 11 +++++++++++ 2 files changed, 38 insertions(+) diff --git a/arch/x86/include/asm/kvm_host.h b/arch/x86/include/asm/kvm_host.h index e07294fc2219..25835b8c4c12 100644 --- a/arch/x86/include/asm/kvm_host.h +++ b/arch/x86/include/asm/kvm_host.h @@ -334,7 +334,12 @@ union kvm_mmu_page_role { unsigned ad_disabled:1; unsigned guest_mode:1; unsigned passthrough:1; +#ifdef CONFIG_KVM_MMU_PRIVATE + unsigned is_private:1; + unsigned :4; +#else unsigned :5; +#endif /* * This is left at the top of the word so that @@ -346,6 +351,28 @@ union kvm_mmu_page_role { }; }; +#ifdef CONFIG_KVM_MMU_PRIVATE +static inline bool kvm_mmu_page_role_is_private(union kvm_mmu_page_role role) +{ + return !!role.is_private; +} + +static inline void kvm_mmu_page_role_set_private(union kvm_mmu_page_role *role) +{ + role->is_private = 1; +} +#else +static inline bool kvm_mmu_page_role_is_private(union kvm_mmu_page_role role) +{ + return false; +} + +static inline void kvm_mmu_page_role_set_private(union kvm_mmu_page_role *role) +{ + WARN_ON(1); +} +#endif + /* * kvm_mmu_extended_role complements kvm_mmu_page_role, tracking properties * relevant to the current MMU configuration. When loading CR0, CR4, or EFER, diff --git a/arch/x86/kvm/mmu/mmu_internal.h b/arch/x86/kvm/mmu/mmu_internal.h index e1b2e84c16b5..c9446e4e16e3 100644 --- a/arch/x86/kvm/mmu/mmu_internal.h +++ b/arch/x86/kvm/mmu/mmu_internal.h @@ -142,6 +142,17 @@ static inline int kvm_mmu_page_as_id(struct kvm_mmu_page *sp) return kvm_mmu_role_as_id(sp->role); } +static inline bool is_private_sp(const struct kvm_mmu_page *sp) +{ + return kvm_mmu_page_role_is_private(sp->role); +} + +static inline bool is_private_sptep(u64 *sptep) +{ + WARN_ON(!sptep); + return is_private_sp(sptep_to_sp(sptep)); +} + static inline bool kvm_mmu_page_ad_need_write_protect(struct kvm_mmu_page *sp) { /* -- 2.25.1