Received: by 2002:a05:6358:e9c4:b0:b2:91dc:71ab with SMTP id hc4csp4354527rwb; Sun, 7 Aug 2022 22:18:15 -0700 (PDT) X-Google-Smtp-Source: AA6agR4t27SObfCebhVvRsVKvfI5Xn2syZSgcSsxI5VcJD1I7CdbosS5HTgwF9S9usm6uodMwMuM X-Received: by 2002:a17:907:6295:b0:703:92b8:e113 with SMTP id nd21-20020a170907629500b0070392b8e113mr12898415ejc.594.1659935894916; Sun, 07 Aug 2022 22:18:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1659935894; cv=none; d=google.com; s=arc-20160816; b=cnj/Y4tY/l8BVewZLY6t9tO7HraKCsTlwumAPCNEr5XdIwbxuaZIkL8Acr7LzOjEdS +dnfZtlnxQ7N3xcxBtkl6s/3ji+Zxf63twzYi6NKlZNHxr7fvaf8RMTXCU3tIsqA4rT8 W0d8RZmWo9ZBnTi6nX8aKRShtXp9MQ1oTosaDuLsnG4vSWodYDye6BS5rZeQJzHdmX1S 7FPmxCALnc/Ok7xsj18cys469tCbX1ymaQtqh+krKCe37Hvxar4vaV28qFCSYs7T7xEo M7j3QMxiNzjeZHDfzx5eOpASxdyx0WsH3EAcmzqjyEFKbXf53OBOFyxYykPpb5cm48Fv kf0w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :dkim-signature; bh=J5GbJ91e8X3YtX3xXH8tAPXytmP3O2IQ15CfuTz/yzs=; b=Yb/j2YAd+mZoZL4dh9ucJxJCa2D5SgZho06XA+mGmv6eXUQP5mHY7Bq3UWzvgEYukM z15XMFQDOUSBs9iU+63WYGX1mUL0Ja3TRxKAqCZd3D6ojpYlLl4SvfugshKTHYx14Ffr /8dUa+kPzhLwV0fXu4/bnZSks0Zz9HpwZjTN+LJeFJv52ugjkBblBhDkFmqvHz/Sx2t5 TJxgwCTj5ngY6juOa9KKeynFZnQNhqu6qrN1YsL/xncXqAJodaw99KfM5XQkDx4KW9ns T8wm3NhN4yz2c6jqy0V4wrXMLdcz3x3059XS1bWCkwJDydXb2eiMl0sSsRwJLvBRqU1L GmVA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=c3OgPbCh; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f10-20020a0564021e8a00b0043a6c3649e5si6708272edf.183.2022.08.07.22.17.49; Sun, 07 Aug 2022 22:18:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=c3OgPbCh; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234140AbiHHEsK (ORCPT + 99 others); Mon, 8 Aug 2022 00:48:10 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40572 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232177AbiHHEsI (ORCPT ); Mon, 8 Aug 2022 00:48:08 -0400 Received: from mailgw01.mediatek.com (unknown [60.244.123.138]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id AB41F5F74; Sun, 7 Aug 2022 21:48:06 -0700 (PDT) X-UUID: cac1e6bf6c934e52bb808befa3072591-20220808 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mediatek.com; s=dk; h=Content-Transfer-Encoding:MIME-Version:Content-Type:References:In-Reply-To:Date:CC:To:From:Subject:Message-ID; bh=J5GbJ91e8X3YtX3xXH8tAPXytmP3O2IQ15CfuTz/yzs=; b=c3OgPbChHFw4p6ZyGlYD2uC0MuRyj5R3gH50j5Ac9WTgTThXGsDvcQBtoX0sG+Pd8YvdNm30CoRnSgc2MPl8URnu6SUg1dw8YVggqkgyiV7X9gl0CnKe1wQdPdZuOFHcBVyYn7FpdMqAmuPlrhhe0/w57dCeEO5p4Jz5mtnKF6Y=; X-CID-P-RULE: Release_Ham X-CID-O-INFO: VERSION:1.1.9,REQID:4469bdfd-28f5-4bc5-9a34-af31b40eb282,OB:0,LO B:0,IP:0,URL:0,TC:0,Content:0,EDM:0,RT:0,SF:0,FILE:0,BULK:0,RULE:Release_H am,ACTION:release,TS:0 X-CID-META: VersionHash:3d8acc9,CLOUDID:4e3e089c-da39-4e3b-a854-56c7d2111b46,C OID:IGNORED,Recheck:0,SF:nil,TC:nil,Content:0,EDM:-3,IP:nil,URL:0,File:nil ,Bulk:nil,QS:nil,BEC:nil,COL:0 X-UUID: cac1e6bf6c934e52bb808befa3072591-20220808 Received: from mtkmbs11n2.mediatek.inc [(172.21.101.187)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 1624936309; Mon, 08 Aug 2022 12:48:03 +0800 Received: from mtkmbs11n2.mediatek.inc (172.21.101.187) by mtkmbs10n2.mediatek.inc (172.21.101.183) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.792.3; Mon, 8 Aug 2022 12:48:01 +0800 Received: from mtksdccf07 (172.21.84.99) by mtkmbs11n2.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.2.792.15 via Frontend Transport; Mon, 8 Aug 2022 12:48:01 +0800 Message-ID: <759311a0e40401c3c0f230e700b00878daf81a87.camel@mediatek.com> Subject: Re: [PATCH v16 3/8] drm/mediatek: Add MT8195 Embedded DisplayPort driver From: CK Hu To: Bo-Chen Chen , , , , , , , , , , CC: , , , , , , , , , , , , Date: Mon, 8 Aug 2022 12:48:01 +0800 In-Reply-To: <20220805101459.3386-4-rex-bc.chen@mediatek.com> References: <20220805101459.3386-1-rex-bc.chen@mediatek.com> <20220805101459.3386-4-rex-bc.chen@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.28.5-0ubuntu0.18.04.2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_MSPIKE_H2,SPF_HELO_PASS, SPF_PASS,T_SCC_BODY_TEXT_LINE,UNPARSEABLE_RELAY autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi. Bo-Chen: On Fri, 2022-08-05 at 18:14 +0800, Bo-Chen Chen wrote: > From: Markus Schneider-Pargmann > > This patch adds a embedded displayport driver for the MediaTek mt8195 > SoC. > > It supports the MT8195, the embedded DisplayPort units. It offers > DisplayPort 1.4 with up to 4 lanes. > > The driver creates a child device for the phy. The child device will > never exist without the parent being active. As they are sharing a > register range, the parent passes a regmap pointer to the child so > that > both can work with the same register range. The phy driver sets > device > data that is read by the parent to get the phy device that can be > used > to control the phy properties. > > This driver is based on an initial version by > Jitao shi > > Signed-off-by: Markus Schneider-Pargmann > Signed-off-by: Guillaume Ranquet > Signed-off-by: Bo-Chen Chen > Tested-by: AngeloGioacchino Del Regno < > angelogioacchino.delregno@collabora.com> > Reviewed-by: AngeloGioacchino Del Regno < > angelogioacchino.delregno@collabora.com> > --- [snip] > + > +static int mtk_dp_parse_capabilities(struct mtk_dp *mtk_dp) > +{ > + u8 val; > + ssize_t ret; > + struct mtk_dp_train_info *train_info = &mtk_dp->train_info; > + > + drm_dp_dpcd_writeb(&mtk_dp->aux, DP_SET_POWER, > DP_SET_POWER_D0); > + usleep_range(2000, 5000); > + > + drm_dp_read_dpcd_caps(&mtk_dp->aux, mtk_dp->rx_cap); > + > + train_info->link_rate = min_t(int, mtk_dp->max_linkrate, > + drm_dp_max_link_rate(mtk_dp- > >rx_cap)); > + train_info->lane_count = min_t(int, mtk_dp->max_lanes, > + drm_dp_max_lane_count(mtk_dp- > >rx_cap)); > + > + train_info->tps3 = drm_dp_tps3_supported(mtk_dp->rx_cap); > + train_info->tps4 = drm_dp_tps4_supported(mtk_dp->rx_cap); You could drop tps3, tps4 and add channel_eq_pattern like this: if (drm_dp_tps4_supported(mtk_dp->rx_cap)) train_info->channel_eq_pattern = DP_TRAINING_PATTERN_4; else if (drm_dp_tps4_supported(mtk_dp->rx_cap)) train_info->channel_eq_pattern = DP_TRAINING_PATTERN_3; else train_info->channel_eq_pattern = DP_TRAINING_PATTERN_2; Regards, CK > + > + train_info->sink_ssc = drm_dp_max_downspread(mtk_dp->rx_cap); > + > + ret = drm_dp_dpcd_readb(&mtk_dp->aux, DP_MSTM_CAP, &val); > + if (ret < 1) { > + drm_err(mtk_dp->drm_dev, "Read mstm cap failed\n"); > + return ret == 0 ? -EIO : ret; > + } > + > + if (val & DP_MST_CAP) { > + /* Clear DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 */ > + ret = drm_dp_dpcd_readb(&mtk_dp->aux, > + DP_DEVICE_SERVICE_IRQ_VECTOR_ES > I0, > + &val); > + if (ret < 1) { > + drm_err(mtk_dp->drm_dev, "Read irq vector > failed\n"); > + return ret == 0 ? -EIO : ret; > + } > + > + if (val) > + drm_dp_dpcd_writeb(&mtk_dp->aux, > + DP_DEVICE_SERVICE_IRQ_VECTOR > _ESI0, > + val); > + } > + > + return 0; > +} > +