Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp2141368rwb; Sun, 14 Aug 2022 22:37:35 -0700 (PDT) X-Google-Smtp-Source: AA6agR7KlawOXp1wg0IRT6Cb5sAfwXezJNxQTVbxSW1jVd0HFooeoUrMjk6Zyl7U3fb6T8IIxjcR X-Received: by 2002:a63:6b05:0:b0:41c:2216:d2b2 with SMTP id g5-20020a636b05000000b0041c2216d2b2mr12923945pgc.118.1660541855601; Sun, 14 Aug 2022 22:37:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660541855; cv=none; d=google.com; s=arc-20160816; b=T5OqftOYgUqqEGRh3qh66F0KX0DaJdrvtS+ObAc8N8qGXZlADkpqgB2g+NFFlcLuXi 6CkS0JMiJQUtFPs7NvJuBejPPKAgavRPnjdWynqfTgzMoHk86FJtskUa8T2jegz06Sgi JNbh7zDe+qArOupWLqebMZOIxFrG+fWbGFfMuCNapbxRbqbqYCgExF9Z+19ygq3dEzH1 iZtQs2MhQVuKweKCF79djq1o+vkP6EGt12jIR/zEmzGk+DLTgy4eBtkPqrAFR9Xu9iuy rtC0My1bBn73ShQgoisbksRH45a8AHhzx4i8Lvo7e5uQJ66Hn+q1StC0CNsL3N3RTS35 j7sA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :dkim-signature; bh=oW+ozNMa+YXU9OXxaHR0dKouPvVPflDEV452LhocDiE=; b=ghKBtccLWaQEjzvaqZcFDxT8DuwSLMLw0kGlgLA4FFDTSw4rV0gEtBH+rMxO2vcWx4 HT2ZbDq3XXoa67O3yiMrb44wCuT9Uv8bK5pzbr7rqwwDV8yJB/vvWMa4TFBracmAdAzW OjgyBQQx4jQ3s5TiqDqJFslnzRr+SDFr0Z6M+P00+74vJilxAsqEhkczEkNxktvhUqDS gwi6K77lGrcPI7sN1mlGGa+OB73ZmtnscY7lL8FoacrHWztkqDW8V7CngEkLTifplhJu bcqFquPi7bRTbuE/hBd2MqFqJV9lzubLc+/o3t8Emfg8KsszO0O7L9yvzXi/jhlvCl+h thzw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=gn1Jgkoj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u8-20020a056a00098800b0052dbcdf0b99si10005076pfg.47.2022.08.14.22.37.25; Sun, 14 Aug 2022 22:37:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mediatek.com header.s=dk header.b=gn1Jgkoj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240586AbiHOFY4 (ORCPT + 99 others); Mon, 15 Aug 2022 01:24:56 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34314 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229915AbiHOFYy (ORCPT ); Mon, 15 Aug 2022 01:24:54 -0400 Received: from mailgw02.mediatek.com (unknown [210.61.82.184]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E90561582E for ; Sun, 14 Aug 2022 22:24:47 -0700 (PDT) X-UUID: e533f1e11f394297b91c92ee7bf1ff14-20220815 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mediatek.com; s=dk; h=Content-Transfer-Encoding:MIME-Version:Content-Type:References:In-Reply-To:Date:CC:To:From:Subject:Message-ID; bh=oW+ozNMa+YXU9OXxaHR0dKouPvVPflDEV452LhocDiE=; b=gn1JgkojUKe3QZ36a1ial+JLyP8W5Go8rvH8qWyeBtNxxD+MCIxfCscjdF79drEYDc6vkVw8kuD3sRgqp1Y5TDvaKNuE0Tism6QrXgoWtgm/MYF+fFbfROrI3gfoaBJPLWBEGOTYIqRyM1HuuC+PUpZgPZiq3fsmEkwk46Imbx4=; X-CID-P-RULE: Release_Ham X-CID-O-INFO: VERSION:1.1.9,REQID:b9f63ace-ebe1-4209-b913-eef2ed36df66,OB:0,LO B:0,IP:0,URL:5,TC:0,Content:0,EDM:0,RT:0,SF:0,FILE:0,BULK:0,RULE:Release_H am,ACTION:release,TS:5 X-CID-META: VersionHash:3d8acc9,CLOUDID:1b54aa9c-da39-4e3b-a854-56c7d2111b46,C OID:IGNORED,Recheck:0,SF:nil,TC:nil,Content:0,EDM:-3,IP:nil,URL:11|1,File: nil,Bulk:nil,QS:nil,BEC:nil,COL:0 X-UUID: e533f1e11f394297b91c92ee7bf1ff14-20220815 Received: from mtkmbs11n1.mediatek.inc [(172.21.101.185)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 308354930; Mon, 15 Aug 2022 13:24:41 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs10n1.mediatek.inc (172.21.101.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.2.792.15; Mon, 15 Aug 2022 13:24:41 +0800 Received: from mtksdccf07 (172.21.84.99) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Mon, 15 Aug 2022 13:24:40 +0800 Message-ID: Subject: Re: [PATCH v1, 1/1] mailbox: mtk-cmdq: fix gce timeout issue From: CK Hu To: Yongqiang Niu , Chun-Kuang Hu CC: Jassi Brar , Matthias Brugger , , , , , Hsin-Yi Wang , Yongqiang Niu , Allen-kh Cheng Date: Mon, 15 Aug 2022 13:24:40 +0800 In-Reply-To: <20220815030740.28899-2-yongqiang.niu@mediatek.com> References: <20220815030740.28899-1-yongqiang.niu@mediatek.com> <20220815030740.28899-2-yongqiang.niu@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.28.5-0ubuntu0.18.04.2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_MSPIKE_H2,SPF_HELO_PASS, T_SCC_BODY_TEXT_LINE,T_SPF_TEMPERROR,UNPARSEABLE_RELAY autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Yongqiang: On Mon, 2022-08-15 at 11:07 +0800, Yongqiang Niu wrote: > From: Yongqiang Niu > > 1. enable gce ddr enable(gce reigster offset 0x48, bit 16 to 18) when > gce work, > and disable gce ddr enable when gce work job done Why need gce ddr enable? I think gce works fine without this. Describe more about this. Regards, CK > 2. split cmdq clk enable/disable api, and control gce ddr > enable/disable > in clk enable/disable function to make sure it could protect when > cmdq > is multiple used by display and mdp > > Signed-off-by: Yongqiang Niu < > yongqiang.niu@mediatek.corp-partner.google.com> > Signed-off-by: Allen-kh Cheng < > allen-kh.cheng@mediatek.corp-partner.google.com> > --- > drivers/mailbox/mtk-cmdq-mailbox.c | 57 ++++++++++++++++++++++++++ > ---- > 1 file changed, 51 insertions(+), 6 deletions(-) > > diff --git a/drivers/mailbox/mtk-cmdq-mailbox.c > b/drivers/mailbox/mtk-cmdq-mailbox.c > index 2578e5aaa935..64a47470f062 100644 > --- a/drivers/mailbox/mtk-cmdq-mailbox.c > +++ b/drivers/mailbox/mtk-cmdq-mailbox.c > @@ -81,6 +81,8 @@ struct cmdq { > u8 shift_pa; > bool control_by_sw; > u32 gce_num; > + atomic_t usage; > + spinlock_t lock; > }; > > struct gce_plat { > @@ -90,6 +92,46 @@ struct gce_plat { > u32 gce_num; > }; > > +static s32 cmdq_clk_enable(struct cmdq *cmdq) > +{ > + s32 usage, ret; > + unsigned long flags; > + > + spin_lock_irqsave(&cmdq->lock, flags); > + > + usage = atomic_inc_return(&cmdq->usage); > + > + ret = clk_bulk_enable(cmdq->gce_num, cmdq->clocks); > + if (usage <=0 || ret < 0) { > + dev_err(cmdq->mbox.dev, "ref count %d ret %d suspend > %d\n", > + usage, ret, cmdq->suspended); > + } else if (usage == 1) { > + if (cmdq->control_by_sw) > + writel((0x7 << 16) + 0x7, cmdq->base + > GCE_GCTL_VALUE); > + } > + > + spin_unlock_irqrestore(&cmdq->lock, flags); > + > + return ret; > +} > + > +static void cmdq_clk_disable(struct cmdq *cmdq) > +{ > + s32 usage; > + > + usage = atomic_dec_return(&cmdq->usage); > + > + if (usage < 0) { > + dev_err(cmdq->mbox.dev, "ref count %d suspend %d\n", > + usage, cmdq->suspended); > + } else if (usage == 0) { > + if (cmdq->control_by_sw) > + writel(0x7, cmdq->base + GCE_GCTL_VALUE); > + } > + > + clk_bulk_disable(cmdq->gce_num, cmdq->clocks); > +} > + > u8 cmdq_get_shift_pa(struct mbox_chan *chan) > { > struct cmdq *cmdq = container_of(chan->mbox, struct cmdq, > mbox); > @@ -271,7 +313,8 @@ static void cmdq_thread_irq_handler(struct cmdq > *cmdq, > > if (list_empty(&thread->task_busy_list)) { > cmdq_thread_disable(cmdq, thread); > - clk_bulk_disable(cmdq->gce_num, cmdq->clocks); > + > + cmdq_clk_disable(cmdq); > } > } > > @@ -360,8 +403,7 @@ static int cmdq_mbox_send_data(struct mbox_chan > *chan, void *data) > task->pkt = pkt; > > if (list_empty(&thread->task_busy_list)) { > - WARN_ON(clk_bulk_enable(cmdq->gce_num, cmdq->clocks)); > - > + WARN_ON(cmdq_clk_enable(cmdq) < 0); > /* > * The thread reset will clear thread related register > to 0, > * including pc, end, priority, irq, suspend and > enable. Thus > @@ -433,7 +475,7 @@ static void cmdq_mbox_shutdown(struct mbox_chan > *chan) > } > > cmdq_thread_disable(cmdq, thread); > - clk_bulk_disable(cmdq->gce_num, cmdq->clocks); > + cmdq_clk_disable(cmdq); > > done: > /* > @@ -479,7 +521,8 @@ static int cmdq_mbox_flush(struct mbox_chan > *chan, unsigned long timeout) > > cmdq_thread_resume(thread); > cmdq_thread_disable(cmdq, thread); > - clk_bulk_disable(cmdq->gce_num, cmdq->clocks); > + > + cmdq_clk_disable(cmdq); > > out: > spin_unlock_irqrestore(&thread->chan->lock, flags); > @@ -490,7 +533,8 @@ static int cmdq_mbox_flush(struct mbox_chan > *chan, unsigned long timeout) > spin_unlock_irqrestore(&thread->chan->lock, flags); > if (readl_poll_timeout_atomic(thread->base + > CMDQ_THR_ENABLE_TASK, > enable, enable == 0, 1, timeout)) > { > - dev_err(cmdq->mbox.dev, "Fail to wait GCE thread 0x%x > done\n", > + dev_err(cmdq->mbox.dev, > + "Fail to wait GCE thread 0x%x done\n", > (u32)(thread->base - cmdq->base)); > > return -EFAULT; > @@ -626,6 +670,7 @@ static int cmdq_probe(struct platform_device > *pdev) > > WARN_ON(clk_bulk_prepare(cmdq->gce_num, cmdq->clocks)); > > + spin_lock_init(&cmdq->lock); > cmdq_init(cmdq); > > return 0;