Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp2893710rwb; Mon, 15 Aug 2022 13:29:00 -0700 (PDT) X-Google-Smtp-Source: AA6agR7cJVX5ASn/I5y0bgUIKxRVUpAd2BeRBhw1gSHuYOZmZ6Dl8GMXdesTKOhlzsyVVyW9cw7l X-Received: by 2002:a17:907:3d90:b0:730:a7d2:23f0 with SMTP id he16-20020a1709073d9000b00730a7d223f0mr11316110ejc.358.1660595340061; Mon, 15 Aug 2022 13:29:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660595340; cv=none; d=google.com; s=arc-20160816; b=oqgF+dIm5CfVI9HxjcR3nCVHauCD6qRkD0qazJ5ID3P6rxkG1n9Q7kSb14d8+NvuAA XIb2J9xUj8L5pL1SvN4u9eF6zYeDwBo3z2HZpnM1wOEJXt0bGbNVK6gC9DL7I/fWvm/W J/KXUcXL/d66MW6xqf0sEolJVSKXCFGbi+eF5RvGDYr2wNZEaUphKKBIFZeq5gfmKsFR 8D2wCo6pQztHwqKNB3USuaPW79YBgZsLgSLL5Sx3nZii0qyeU2IjTXtCrsHNWRCagYqv YLst6OWW+RQMAJ5BINKtQTKrT7EmzOQrltE9VNhtnWA2ewW4R3nmDHjJSDAiiGUXqEzk GDGg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=XhTpU2tKHvVPVlwzCrHsQveY7WeBlMDEcc2r1LyS1m4=; b=LXyAq+4gR55ZXNnhsybZgAov5+pVV2/lzGz4xim/4UHvhRQUxMAHUZ6mUT595muXhJ Rdgfm7Lms4jdLBD3ObPjajc/n8IWoRcHWvXgOsslpJ6hbb+0b4pytZgM6f9nbhj7CgFk XFNtSiicd6ywmBr4JCDfdNXxiDyD2/y3TB9961uU4N60VmipfKwr4vic9d9npwZWQjNE aDasMxVOCI2xXrd/veyXZrZArGM5mMXdtkauCQVfShFzy8yf+KeZRNx5P3rEmme/JJcu CpVKH1j6Q0NbViuD+uGHpaF2TGc/QVl6myub3jmr+062kdwOmxIFWhrrcRl0hecyUxEt m/AQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=SnZM311y; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id l19-20020a50d6d3000000b0043cae183e35si9032603edj.422.2022.08.15.13.28.29; Mon, 15 Aug 2022 13:29:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=SnZM311y; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1347211AbiHOUYn (ORCPT + 99 others); Mon, 15 Aug 2022 16:24:43 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33374 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1346849AbiHOUQ2 (ORCPT ); Mon, 15 Aug 2022 16:16:28 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 92B8595AD9; Mon, 15 Aug 2022 11:59:59 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id B4D5D6123F; Mon, 15 Aug 2022 18:59:58 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id B530CC433D6; Mon, 15 Aug 2022 18:59:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1660589998; bh=kydCZxS2HyPc3cC1Mr1++qUBFTk6gJM/dRcmOx+uCNg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=SnZM311yGOTryIeoOJFADGc5/YlUMIrtTEI7ORccnaXgbXrBRENULoaGSs2dISXq8 8SWgvIFQscsjUo2n61eJoKNuxNKJgAEk3lfajHzU6xA7nFUwdCotg+Vk+Hw+8FkW0L K9OaN5G37e/BwLoGCydIARFuB8bcIYm3KBMZLkAs= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, =?UTF-8?q?Pali=20Roh=C3=A1r?= , Michael Ellerman Subject: [PATCH 5.18 0117/1095] powerpc/fsl-pci: Fix Class Code of PCIe Root Port Date: Mon, 15 Aug 2022 19:51:56 +0200 Message-Id: <20220815180434.428906712@linuxfoundation.org> X-Mailer: git-send-email 2.37.2 In-Reply-To: <20220815180429.240518113@linuxfoundation.org> References: <20220815180429.240518113@linuxfoundation.org> User-Agent: quilt/0.67 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Pali Rohár commit 0c551abfa004ce154d487d91777bf221c808a64f upstream. By default old pre-3.0 Freescale PCIe controllers reports invalid PCI Class Code 0x0b20 for PCIe Root Port. It can be seen by lspci -b output on P2020 board which has this pre-3.0 controller: $ lspci -bvnn 00:00.0 Power PC [0b20]: Freescale Semiconductor Inc P2020E [1957:0070] (rev 21) !!! Invalid class 0b20 for header type 01 Capabilities: [4c] Express Root Port (Slot-), MSI 00 Fix this issue by programming correct PCI Class Code 0x0604 for PCIe Root Port to the Freescale specific PCIe register 0x474. With this change lspci -b output is: $ lspci -bvnn 00:00.0 PCI bridge [0604]: Freescale Semiconductor Inc P2020E [1957:0070] (rev 21) (prog-if 00 [Normal decode]) Capabilities: [4c] Express Root Port (Slot-), MSI 00 Without any "Invalid class" error. So class code was properly reflected into standard (read-only) PCI register 0x08. Same fix is already implemented in U-Boot pcie_fsl.c driver in commit: http://source.denx.de/u-boot/u-boot/-/commit/d18d06ac35229345a0af80977a408cfbe1d1015b Fix activated by U-Boot stay active also after booting Linux kernel. But boards which use older U-Boot version without that fix are affected and still require this fix. So implement this class code fix also in kernel fsl_pci.c driver. Cc: stable@vger.kernel.org Signed-off-by: Pali Rohár Signed-off-by: Michael Ellerman Link: https://lore.kernel.org/r/20220706101043.4867-1-pali@kernel.org Signed-off-by: Greg Kroah-Hartman --- arch/powerpc/sysdev/fsl_pci.c | 8 ++++++++ arch/powerpc/sysdev/fsl_pci.h | 1 + 2 files changed, 9 insertions(+) --- a/arch/powerpc/sysdev/fsl_pci.c +++ b/arch/powerpc/sysdev/fsl_pci.c @@ -520,6 +520,7 @@ int fsl_add_bridge(struct platform_devic struct resource rsrc; const int *bus_range; u8 hdr_type, progif; + u32 class_code; struct device_node *dev; struct ccsr_pci __iomem *pci; u16 temp; @@ -593,6 +594,13 @@ int fsl_add_bridge(struct platform_devic PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS; if (fsl_pcie_check_link(hose)) hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK; + /* Fix Class Code to PCI_CLASS_BRIDGE_PCI_NORMAL for pre-3.0 controller */ + if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0) { + early_read_config_dword(hose, 0, 0, PCIE_FSL_CSR_CLASSCODE, &class_code); + class_code &= 0xff; + class_code |= PCI_CLASS_BRIDGE_PCI_NORMAL << 8; + early_write_config_dword(hose, 0, 0, PCIE_FSL_CSR_CLASSCODE, class_code); + } } else { /* * Set PBFR(PCI Bus Function Register)[10] = 1 to --- a/arch/powerpc/sysdev/fsl_pci.h +++ b/arch/powerpc/sysdev/fsl_pci.h @@ -18,6 +18,7 @@ struct platform_device; #define PCIE_LTSSM 0x0404 /* PCIE Link Training and Status */ #define PCIE_LTSSM_L0 0x16 /* L0 state */ +#define PCIE_FSL_CSR_CLASSCODE 0x474 /* FSL GPEX CSR */ #define PCIE_IP_REV_2_2 0x02080202 /* PCIE IP block version Rev2.2 */ #define PCIE_IP_REV_3_0 0x02080300 /* PCIE IP block version Rev3.0 */ #define PIWAR_EN 0x80000000 /* Enable */