Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp5179479rwb; Wed, 17 Aug 2022 12:32:07 -0700 (PDT) X-Google-Smtp-Source: AA6agR6WKZaZr78pV0qGPBY/Vzrw1h4OT3CfduyWoP4/X7dgx5x3SDelVVKJRRSzsL57ILdRT8wo X-Received: by 2002:a17:903:1cd:b0:171:3543:6b13 with SMTP id e13-20020a17090301cd00b0017135436b13mr28368712plh.96.1660764727538; Wed, 17 Aug 2022 12:32:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660764727; cv=none; d=google.com; s=arc-20160816; b=h3apGyUrqAS1jrLzeI27gg34I43jCENfJkreyUuxj2vQMhxXgpImFm3EQNFLerIAfo ROa++eZ1HEDHiA+JqImsnGNiG6U47CqILAqufksogXaNNe01dnjxVVgFUK9xWaykwaBJ 84eTwppfyT3WuKxTRmJcLLqEGOdd/rA/D8d+n06iVrQrj8gmktZDQDgTlVY+Mrxp1mY6 kHmEJR4sSx8viIe0ijDtdhtg52Yh8s3Fc7Cfp6k7FA5D7yNQGQgoyGmrXmFO4fDSN+SF aLbaxdgVgIkYJVTyE75MefUNhTznMF4nHlhOF/wkiBh//TC1HaTAyfZg64GtKJemtf8L ZeDg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=D/iUTSPy3vgeyAr0JFDDoRAxIgVec5/E0nxvKDZg6MI=; b=WR+N5DCxp8lX0LRbDfRIi+YgSRlqc+GNL4pExAFuszqGIDzLrLrs1ah8xIiXPWqSji AcOc5ZspfywwnQY28nG75qBstdhiJLzbNS+eFN6hH5psArSJvs1z4r6GEI7waUHVor99 6TjCbxf7bYK89hx4EO1ALvEwXGlsvzm50wtE6czXeSPLeiMn8GLSlPDTUyNc4SPNjexu rRdzis8AI+PHG+tRQw/bsJ4WHwOTfMO67BFSjwTcJUHapVool3kfsHOUGNNxtt2Eyf+K CeRVFYGxR9fABeIl4ICPr3PI6zvO1H7zkpYc2nYNF5/GRB4ieLPRm7mJnp3D46Jn5zLx Z5iA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=PQYx9fJd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id g3-20020a056a000b8300b0052db2bc7618si16860948pfj.324.2022.08.17.12.31.55; Wed, 17 Aug 2022 12:32:07 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=PQYx9fJd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241454AbiHQTSH (ORCPT + 99 others); Wed, 17 Aug 2022 15:18:07 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35164 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241439AbiHQTSG (ORCPT ); Wed, 17 Aug 2022 15:18:06 -0400 Received: from mail-pj1-x1031.google.com (mail-pj1-x1031.google.com [IPv6:2607:f8b0:4864:20::1031]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7C5F4A404D; Wed, 17 Aug 2022 12:17:59 -0700 (PDT) Received: by mail-pj1-x1031.google.com with SMTP id a8so13315466pjg.5; Wed, 17 Aug 2022 12:17:59 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc; bh=D/iUTSPy3vgeyAr0JFDDoRAxIgVec5/E0nxvKDZg6MI=; b=PQYx9fJdvqO2XZUIY5wGHpp1b7Nrr8lewkaVSshvuHxiwprktIM5DB1hwiKunwRNCI BdoOOTm/Xxh2aO6W1g5ex+0om7k5GP9c7GsWSSKAiA0147Eds3VTPeDrY4INhcWaACK0 1RLpLh5r5TgQs01/x49JRv3itYYxTKftIYfbZar+b/5KAQjQyka27Rs/RTWGE/EVkEMM uR0h7D7wj8DHEOXWWHgKlLuKlTQqasVTS88gJ/UqijQRI8lZNtEbJbDZAaLTFQn8OjoE lHHvDfxA8TQZfbucS60Crd4OOU/sTuM1hAtXuKUutwBJdZV/G1Pg6nsEZXxKkXGItFQl jWlg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc; bh=D/iUTSPy3vgeyAr0JFDDoRAxIgVec5/E0nxvKDZg6MI=; b=y/SKAZ3jb27rd4pxbMCNn66y8EVjc2rTYkm6hvjqHhVa1o+p8dI6Qmt4yYxRBn4tGq dAI4E7CTMexzuLqfL2uNgpRN1UblkXsmunfzmrUek79HFDSJwKagwa0w5DqYNNS5gqnH kicEBNBCisFo6T6BZ6/d4cneS1cI/Xu5Pa03YUv6YSPiRej+Tn9D3Jbo0HBptskttLhk ds+JYxkLhnm9ibPw4qhffqYgE3TzN3E8thqcEh+x1Q5qUaLCPvboeElATpgCZqJZ6Fes BHB0CQ3cVxGqAcnQSe9BQYvOhaamIJmHY3HpvpRmotE/Iy7A0OIiiTSCno9bzeaqVOT3 mSkA== X-Gm-Message-State: ACgBeo14LsBo+k9vDLu3OWggPk4tf8QF2rxNY5PtwCP3h18S+wP2uHVe aw5JU1o2dfafo0isTUUX9zI= X-Received: by 2002:a17:90a:c789:b0:1fa:6bc0:77f6 with SMTP id gn9-20020a17090ac78900b001fa6bc077f6mr5274725pjb.1.1660763877746; Wed, 17 Aug 2022 12:17:57 -0700 (PDT) Received: from [172.30.1.52] ([14.32.163.5]) by smtp.gmail.com with ESMTPSA id o13-20020a170902d4cd00b0017086b082c1sm273675plg.173.2022.08.17.12.17.52 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Wed, 17 Aug 2022 12:17:57 -0700 (PDT) Message-ID: <2b29015d-e2b3-c0ba-f9cd-504ad96a103b@gmail.com> Date: Thu, 18 Aug 2022 04:17:51 +0900 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:91.0) Gecko/20100101 Thunderbird/91.11.0 Subject: Re: [PATCH v2 7/9] clk: samsung: exynos850: Implement CMU_MFCMSCL domain Content-Language: en-US To: Sam Protsenko , Krzysztof Kozlowski , Rob Herring , Sylwester Nawrocki , Chanwoo Choi Cc: Alim Akhtar , Chanho Park , David Virag , Marek Szyprowski , Michael Turquette , Stephen Boyd , Sumit Semwal , Tomasz Figa , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-samsung-soc@vger.kernel.org References: <20220809113323.29965-1-semen.protsenko@linaro.org> <20220809113323.29965-8-semen.protsenko@linaro.org> From: Chanwoo Choi In-Reply-To: <20220809113323.29965-8-semen.protsenko@linaro.org> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_ENVFROM_END_DIGIT, FREEMAIL_FROM,NICE_REPLY_A,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 22. 8. 9. 20:33, Sam Protsenko wrote: > CMU_MFCMSCL clock domain provides clocks for MFC (Multi-Format Codec), > JPEG Codec and Scaler IP-cores. According to Exynos850 TRM, CMU_MFCMSCL > generates MFC, M2M, MCSC and JPEG clocks for BLK_MFCMSCL. > > This patch adds next clocks: > - bus clocks in CMU_TOP for CMU_MFCMSCL > - all internal CMU_MFCMSCL clocks > - leaf clocks for MFCMSCL, TZPC (TrustZone Protection Controller), > JPEG codec, M2M (Memory-to-Memory), MCSC (Multi-Channel Scaler), > MFC (Multi-Format Codec), PPMU (Platform Performance Monitoring > Unit), SysMMU and SysReg > > MFCMSCL related gate clocks in CMU_TOP were marked as CLK_IS_CRITICAL, > because: > 1. All of those have to be enabled in order to read > /sys/kernel/debug/clk/clk_summary file > 2. When some user driver (e.g. exynos-sysmmu) disables some derived > leaf clock, it can lead to CMU_TOP clocks disable, which then makes > the system hang. To prevent that, the CLK_IS_CRITICAL flag is used, > as CLK_IGNORE_UNUSED is not enough. > > Signed-off-by: Sam Protsenko > --- > Changes in v2: > - (none) > > drivers/clk/samsung/clk-exynos850.c | 176 ++++++++++++++++++++++++++++ > 1 file changed, 176 insertions(+) > > diff --git a/drivers/clk/samsung/clk-exynos850.c b/drivers/clk/samsung/clk-exynos850.c > index 18a36d58101e..541761e96aeb 100644 > --- a/drivers/clk/samsung/clk-exynos850.c > +++ b/drivers/clk/samsung/clk-exynos850.c > @@ -43,6 +43,10 @@ > #define CLK_CON_MUX_MUX_CLKCMU_IS_GDC 0x104c > #define CLK_CON_MUX_MUX_CLKCMU_IS_ITP 0x1050 > #define CLK_CON_MUX_MUX_CLKCMU_IS_VRA 0x1054 > +#define CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_JPEG 0x1058 > +#define CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_M2M 0x105c > +#define CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MCSC 0x1060 > +#define CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MFC 0x1064 > #define CLK_CON_MUX_MUX_CLKCMU_PERI_BUS 0x1070 > #define CLK_CON_MUX_MUX_CLKCMU_PERI_IP 0x1074 > #define CLK_CON_MUX_MUX_CLKCMU_PERI_UART 0x1078 > @@ -60,6 +64,10 @@ > #define CLK_CON_DIV_CLKCMU_IS_GDC 0x1858 > #define CLK_CON_DIV_CLKCMU_IS_ITP 0x185c > #define CLK_CON_DIV_CLKCMU_IS_VRA 0x1860 > +#define CLK_CON_DIV_CLKCMU_MFCMSCL_JPEG 0x1864 > +#define CLK_CON_DIV_CLKCMU_MFCMSCL_M2M 0x1868 > +#define CLK_CON_DIV_CLKCMU_MFCMSCL_MCSC 0x186c > +#define CLK_CON_DIV_CLKCMU_MFCMSCL_MFC 0x1870 > #define CLK_CON_DIV_CLKCMU_PERI_BUS 0x187c > #define CLK_CON_DIV_CLKCMU_PERI_IP 0x1880 > #define CLK_CON_DIV_CLKCMU_PERI_UART 0x1884 > @@ -83,6 +91,10 @@ > #define CLK_CON_GAT_GATE_CLKCMU_IS_GDC 0x2054 > #define CLK_CON_GAT_GATE_CLKCMU_IS_ITP 0x2058 > #define CLK_CON_GAT_GATE_CLKCMU_IS_VRA 0x205c > +#define CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_JPEG 0x2060 > +#define CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_M2M 0x2064 > +#define CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MCSC 0x2068 > +#define CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MFC 0x206c > #define CLK_CON_GAT_GATE_CLKCMU_PERI_BUS 0x2080 > #define CLK_CON_GAT_GATE_CLKCMU_PERI_IP 0x2084 > #define CLK_CON_GAT_GATE_CLKCMU_PERI_UART 0x2088 > @@ -111,6 +123,10 @@ static const unsigned long top_clk_regs[] __initconst = { > CLK_CON_MUX_MUX_CLKCMU_IS_GDC, > CLK_CON_MUX_MUX_CLKCMU_IS_ITP, > CLK_CON_MUX_MUX_CLKCMU_IS_VRA, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_JPEG, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_M2M, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MCSC, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MFC, > CLK_CON_MUX_MUX_CLKCMU_PERI_BUS, > CLK_CON_MUX_MUX_CLKCMU_PERI_IP, > CLK_CON_MUX_MUX_CLKCMU_PERI_UART, > @@ -128,6 +144,10 @@ static const unsigned long top_clk_regs[] __initconst = { > CLK_CON_DIV_CLKCMU_IS_GDC, > CLK_CON_DIV_CLKCMU_IS_ITP, > CLK_CON_DIV_CLKCMU_IS_VRA, > + CLK_CON_DIV_CLKCMU_MFCMSCL_JPEG, > + CLK_CON_DIV_CLKCMU_MFCMSCL_M2M, > + CLK_CON_DIV_CLKCMU_MFCMSCL_MCSC, > + CLK_CON_DIV_CLKCMU_MFCMSCL_MFC, > CLK_CON_DIV_CLKCMU_PERI_BUS, > CLK_CON_DIV_CLKCMU_PERI_IP, > CLK_CON_DIV_CLKCMU_PERI_UART, > @@ -151,6 +171,10 @@ static const unsigned long top_clk_regs[] __initconst = { > CLK_CON_GAT_GATE_CLKCMU_IS_GDC, > CLK_CON_GAT_GATE_CLKCMU_IS_ITP, > CLK_CON_GAT_GATE_CLKCMU_IS_VRA, > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_JPEG, > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_M2M, > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MCSC, > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MFC, > CLK_CON_GAT_GATE_CLKCMU_PERI_BUS, > CLK_CON_GAT_GATE_CLKCMU_PERI_IP, > CLK_CON_GAT_GATE_CLKCMU_PERI_UART, > @@ -209,6 +233,15 @@ PNAME(mout_is_vra_p) = { "dout_shared0_div2", "dout_shared1_div2", > "dout_shared0_div3", "dout_shared1_div3" }; > PNAME(mout_is_gdc_p) = { "dout_shared0_div2", "dout_shared1_div2", > "dout_shared0_div3", "dout_shared1_div3" }; > +/* List of parent clocks for Muxes in CMU_TOP: for CMU_MFCMSCL */ > +PNAME(mout_mfcmscl_mfc_p) = { "dout_shared1_div2", "dout_shared0_div3", > + "dout_shared1_div3", "dout_shared0_div4" }; > +PNAME(mout_mfcmscl_m2m_p) = { "dout_shared1_div2", "dout_shared0_div3", > + "dout_shared1_div3", "dout_shared0_div4" }; > +PNAME(mout_mfcmscl_mcsc_p) = { "dout_shared1_div2", "dout_shared0_div3", > + "dout_shared1_div3", "dout_shared0_div4" }; > +PNAME(mout_mfcmscl_jpeg_p) = { "dout_shared0_div3", "dout_shared1_div3", > + "dout_shared0_div4", "dout_shared1_div4" }; > /* List of parent clocks for Muxes in CMU_TOP: for CMU_PERI */ > PNAME(mout_peri_bus_p) = { "dout_shared0_div4", "dout_shared1_div4" }; > PNAME(mout_peri_uart_p) = { "oscclk", "dout_shared0_div4", > @@ -268,6 +301,16 @@ static const struct samsung_mux_clock top_mux_clks[] __initconst = { > MUX(CLK_MOUT_IS_GDC, "mout_is_gdc", mout_is_gdc_p, > CLK_CON_MUX_MUX_CLKCMU_IS_GDC, 0, 2), > > + /* MFCMSCL */ > + MUX(CLK_MOUT_MFCMSCL_MFC, "mout_mfcmscl_mfc", mout_mfcmscl_mfc_p, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MFC, 0, 2), > + MUX(CLK_MOUT_MFCMSCL_M2M, "mout_mfcmscl_m2m", mout_mfcmscl_m2m_p, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_M2M, 0, 2), > + MUX(CLK_MOUT_MFCMSCL_MCSC, "mout_mfcmscl_mcsc", mout_mfcmscl_mcsc_p, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_MCSC, 0, 2), > + MUX(CLK_MOUT_MFCMSCL_JPEG, "mout_mfcmscl_jpeg", mout_mfcmscl_jpeg_p, > + CLK_CON_MUX_MUX_CLKCMU_MFCMSCL_JPEG, 0, 2), > + > /* PERI */ > MUX(CLK_MOUT_PERI_BUS, "mout_peri_bus", mout_peri_bus_p, > CLK_CON_MUX_MUX_CLKCMU_PERI_BUS, 0, 1), > @@ -332,6 +375,16 @@ static const struct samsung_div_clock top_div_clks[] __initconst = { > DIV(CLK_DOUT_IS_GDC, "dout_is_gdc", "gout_is_gdc", > CLK_CON_DIV_CLKCMU_IS_GDC, 0, 4), > > + /* MFCMSCL */ > + DIV(CLK_DOUT_MFCMSCL_MFC, "dout_mfcmscl_mfc", "gout_mfcmscl_mfc", > + CLK_CON_DIV_CLKCMU_MFCMSCL_MFC, 0, 4), > + DIV(CLK_DOUT_MFCMSCL_M2M, "dout_mfcmscl_m2m", "gout_mfcmscl_m2m", > + CLK_CON_DIV_CLKCMU_MFCMSCL_M2M, 0, 4), > + DIV(CLK_DOUT_MFCMSCL_MCSC, "dout_mfcmscl_mcsc", "gout_mfcmscl_mcsc", > + CLK_CON_DIV_CLKCMU_MFCMSCL_MCSC, 0, 4), > + DIV(CLK_DOUT_MFCMSCL_JPEG, "dout_mfcmscl_jpeg", "gout_mfcmscl_jpeg", > + CLK_CON_DIV_CLKCMU_MFCMSCL_JPEG, 0, 4), > + > /* PERI */ > DIV(CLK_DOUT_PERI_BUS, "dout_peri_bus", "gout_peri_bus", > CLK_CON_DIV_CLKCMU_PERI_BUS, 0, 4), > @@ -383,6 +436,17 @@ static const struct samsung_gate_clock top_gate_clks[] __initconst = { > GATE(CLK_GOUT_IS_GDC, "gout_is_gdc", "mout_is_gdc", > CLK_CON_GAT_GATE_CLKCMU_IS_GDC, 21, CLK_IS_CRITICAL, 0), > > + /* MFCMSCL */ > + /* TODO: These have to be always enabled to access CMU_MFCMSCL regs */ > + GATE(CLK_GOUT_MFCMSCL_MFC, "gout_mfcmscl_mfc", "mout_mfcmscl_mfc", > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MFC, 21, CLK_IS_CRITICAL, 0), > + GATE(CLK_GOUT_MFCMSCL_M2M, "gout_mfcmscl_m2m", "mout_mfcmscl_m2m", > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_M2M, 21, CLK_IS_CRITICAL, 0), > + GATE(CLK_GOUT_MFCMSCL_MCSC, "gout_mfcmscl_mcsc", "mout_mfcmscl_mcsc", > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_MCSC, 21, CLK_IS_CRITICAL, 0), > + GATE(CLK_GOUT_MFCMSCL_JPEG, "gout_mfcmscl_jpeg", "mout_mfcmscl_jpeg", > + CLK_CON_GAT_GATE_CLKCMU_MFCMSCL_JPEG, 21, CLK_IS_CRITICAL, 0), > + > /* PERI */ > GATE(CLK_GOUT_PERI_BUS, "gout_peri_bus", "mout_peri_bus", > CLK_CON_GAT_GATE_CLKCMU_PERI_BUS, 21, 0, 0), > @@ -1148,6 +1212,115 @@ static const struct samsung_cmu_info is_cmu_info __initconst = { > .clk_name = "dout_is_bus", > }; > > +/* ---- CMU_MFCMSCL --------------------------------------------------------- */ > + > +#define PLL_CON0_MUX_CLKCMU_MFCMSCL_JPEG_USER 0x0600 > +#define PLL_CON0_MUX_CLKCMU_MFCMSCL_M2M_USER 0x0610 > +#define PLL_CON0_MUX_CLKCMU_MFCMSCL_MCSC_USER 0x0620 > +#define PLL_CON0_MUX_CLKCMU_MFCMSCL_MFC_USER 0x0630 > +#define CLK_CON_DIV_DIV_CLK_MFCMSCL_BUSP 0x1800 > +#define CLK_CON_GAT_CLK_MFCMSCL_CMU_MFCMSCL_PCLK 0x2000 > +#define CLK_CON_GAT_GOUT_MFCMSCL_TZPC_PCLK 0x2038 > +#define CLK_CON_GAT_GOUT_MFCMSCL_JPEG_ACLK 0x203c > +#define CLK_CON_GAT_GOUT_MFCMSCL_M2M_ACLK 0x2048 > +#define CLK_CON_GAT_GOUT_MFCMSCL_MCSC_I_CLK 0x204c > +#define CLK_CON_GAT_GOUT_MFCMSCL_MFC_ACLK 0x2050 > +#define CLK_CON_GAT_GOUT_MFCMSCL_PPMU_ACLK 0x2054 > +#define CLK_CON_GAT_GOUT_MFCMSCL_PPMU_PCLK 0x2058 > +#define CLK_CON_GAT_GOUT_MFCMSCL_SYSMMU_CLK_S1 0x2074 > +#define CLK_CON_GAT_GOUT_MFCMSCL_SYSREG_PCLK 0x2078 > + > +static const unsigned long mfcmscl_clk_regs[] __initconst = { > + PLL_CON0_MUX_CLKCMU_MFCMSCL_JPEG_USER, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_M2M_USER, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_MCSC_USER, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_MFC_USER, > + CLK_CON_DIV_DIV_CLK_MFCMSCL_BUSP, > + CLK_CON_GAT_CLK_MFCMSCL_CMU_MFCMSCL_PCLK, > + CLK_CON_GAT_GOUT_MFCMSCL_TZPC_PCLK, > + CLK_CON_GAT_GOUT_MFCMSCL_JPEG_ACLK, > + CLK_CON_GAT_GOUT_MFCMSCL_M2M_ACLK, > + CLK_CON_GAT_GOUT_MFCMSCL_MCSC_I_CLK, > + CLK_CON_GAT_GOUT_MFCMSCL_MFC_ACLK, > + CLK_CON_GAT_GOUT_MFCMSCL_PPMU_ACLK, > + CLK_CON_GAT_GOUT_MFCMSCL_PPMU_PCLK, > + CLK_CON_GAT_GOUT_MFCMSCL_SYSMMU_CLK_S1, > + CLK_CON_GAT_GOUT_MFCMSCL_SYSREG_PCLK, > +}; > + > +/* List of parent clocks for Muxes in CMU_MFCMSCL */ > +PNAME(mout_mfcmscl_mfc_user_p) = { "oscclk", "dout_mfcmscl_mfc" }; > +PNAME(mout_mfcmscl_m2m_user_p) = { "oscclk", "dout_mfcmscl_m2m" }; > +PNAME(mout_mfcmscl_mcsc_user_p) = { "oscclk", "dout_mfcmscl_mcsc" }; > +PNAME(mout_mfcmscl_jpeg_user_p) = { "oscclk", "dout_mfcmscl_jpeg" }; > + > +static const struct samsung_mux_clock mfcmscl_mux_clks[] __initconst = { > + MUX(CLK_MOUT_MFCMSCL_MFC_USER, "mout_mfcmscl_mfc_user", > + mout_mfcmscl_mfc_user_p, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_MFC_USER, 4, 1), > + MUX(CLK_MOUT_MFCMSCL_M2M_USER, "mout_mfcmscl_m2m_user", > + mout_mfcmscl_m2m_user_p, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_M2M_USER, 4, 1), > + MUX(CLK_MOUT_MFCMSCL_MCSC_USER, "mout_mfcmscl_mcsc_user", > + mout_mfcmscl_mcsc_user_p, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_MCSC_USER, 4, 1), > + MUX(CLK_MOUT_MFCMSCL_JPEG_USER, "mout_mfcmscl_jpeg_user", > + mout_mfcmscl_jpeg_user_p, > + PLL_CON0_MUX_CLKCMU_MFCMSCL_JPEG_USER, 4, 1), > +}; > + > +static const struct samsung_div_clock mfcmscl_div_clks[] __initconst = { > + DIV(CLK_DOUT_MFCMSCL_BUSP, "dout_mfcmscl_busp", "mout_mfcmscl_mfc_user", > + CLK_CON_DIV_DIV_CLK_MFCMSCL_BUSP, 0, 3), > +}; > + > +static const struct samsung_gate_clock mfcmscl_gate_clks[] __initconst = { > + /* TODO: Should be enabled in MFC driver */ > + GATE(CLK_GOUT_MFCMSCL_CMU_MFCMSCL_PCLK, "gout_mfcmscl_cmu_mfcmscl_pclk", > + "dout_mfcmscl_busp", CLK_CON_GAT_CLK_MFCMSCL_CMU_MFCMSCL_PCLK, > + 21, CLK_IGNORE_UNUSED, 0), > + GATE(CLK_GOUT_MFCMSCL_TZPC_PCLK, "gout_mfcmscl_tzpc_pclk", > + "dout_mfcmscl_busp", CLK_CON_GAT_GOUT_MFCMSCL_TZPC_PCLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_JPEG_ACLK, "gout_mfcmscl_jpeg_aclk", > + "mout_mfcmscl_jpeg_user", CLK_CON_GAT_GOUT_MFCMSCL_JPEG_ACLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_M2M_ACLK, "gout_mfcmscl_m2m_aclk", > + "mout_mfcmscl_m2m_user", CLK_CON_GAT_GOUT_MFCMSCL_M2M_ACLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_MCSC_CLK, "gout_mfcmscl_mcsc_clk", > + "mout_mfcmscl_mcsc_user", CLK_CON_GAT_GOUT_MFCMSCL_MCSC_I_CLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_MFC_ACLK, "gout_mfcmscl_mfc_aclk", > + "mout_mfcmscl_mfc_user", CLK_CON_GAT_GOUT_MFCMSCL_MFC_ACLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_PPMU_ACLK, "gout_mfcmscl_ppmu_aclk", > + "mout_mfcmscl_mfc_user", CLK_CON_GAT_GOUT_MFCMSCL_PPMU_ACLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_PPMU_PCLK, "gout_mfcmscl_ppmu_pclk", > + "dout_mfcmscl_busp", CLK_CON_GAT_GOUT_MFCMSCL_PPMU_PCLK, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_SYSMMU_CLK, "gout_mfcmscl_sysmmu_clk", > + "mout_mfcmscl_mfc_user", CLK_CON_GAT_GOUT_MFCMSCL_SYSMMU_CLK_S1, > + 21, 0, 0), > + GATE(CLK_GOUT_MFCMSCL_SYSREG_PCLK, "gout_mfcmscl_sysreg_pclk", > + "dout_mfcmscl_busp", CLK_CON_GAT_GOUT_MFCMSCL_SYSREG_PCLK, > + 21, 0, 0), > +}; > + > +static const struct samsung_cmu_info mfcmscl_cmu_info __initconst = { > + .mux_clks = mfcmscl_mux_clks, > + .nr_mux_clks = ARRAY_SIZE(mfcmscl_mux_clks), > + .div_clks = mfcmscl_div_clks, > + .nr_div_clks = ARRAY_SIZE(mfcmscl_div_clks), > + .gate_clks = mfcmscl_gate_clks, > + .nr_gate_clks = ARRAY_SIZE(mfcmscl_gate_clks), > + .nr_clk_ids = MFCMSCL_NR_CLK, > + .clk_regs = mfcmscl_clk_regs, > + .nr_clk_regs = ARRAY_SIZE(mfcmscl_clk_regs), > + .clk_name = "dout_mfcmscl_mfc", > +}; > + > /* ---- CMU_PERI ------------------------------------------------------------ */ > > /* Register Offset definitions for CMU_PERI (0x10030000) */ > @@ -1533,6 +1706,9 @@ static const struct of_device_id exynos850_cmu_of_match[] = { > }, { > .compatible = "samsung,exynos850-cmu-is", > .data = &is_cmu_info, > + }, { > + .compatible = "samsung,exynos850-cmu-mfcmscl", > + .data = &mfcmscl_cmu_info, > }, { > .compatible = "samsung,exynos850-cmu-core", > .data = &core_cmu_info, Acked-by: Chanwoo Choi Thanks for your work. -- Best Regards, Samsung Electronics Chanwoo Choi