Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp5221268rwb; Wed, 17 Aug 2022 13:23:20 -0700 (PDT) X-Google-Smtp-Source: AA6agR74D/XZA3gVnEpWyDf1uDv3FLLTSjSDqHWBjKHVV6vMyZVybdWeAvgYW+w94E9McZw/VAxh X-Received: by 2002:aa7:d59a:0:b0:441:ecc9:f33e with SMTP id r26-20020aa7d59a000000b00441ecc9f33emr25159929edq.173.1660767799878; Wed, 17 Aug 2022 13:23:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660767799; cv=none; d=google.com; s=arc-20160816; b=GiyCq/bmN9uVq7yFgpSrI4UZszURbLlBEsjhErFbxT6Bd4cUTVkzK9F8nuby/KoXbZ I/Mz2m8ffC50IRRcqN3+G8V4t22ndeRAaeAYngIQjLLvQc/l4U9x1CQQDeRxlIqmGTsK DiKfChF/gcmXBw76EmEs2Tlerj2PLjOwB9pGgl1QT4GftulzFvuZavtZ3lKwsZHhvzm9 LAkscUFvEHkJkJPinbXsA6ciwq1eYURW9eJRQ7abwcqKHz0gIqHA5GDOobR1Hy4oEci+ vcn5Oya0h67t9urqOlkVWnGX+hgHBOXt6+Xw1X23XFvfaZuOuseacEO1yf7f0m/qBk4a PlkA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=Q8l7owka14u7MGvMmnutbIDuZcppj3Zne6ItQTkKbfM=; b=I+qKViwRprac3/aZid53J2Olhohfr42t5E9Rw8/O4PaSJbrqBgfjNN2ok3W67oKsVc u4BypyX9BRgB50lJX2pgxHWKrZuNnyYPqhNdWLp8w+89vnaM75M3KIBF85kRWMsO8IID 71crRUnCzcFUkxuKp3l3zjBL0RNtt0UIv9GocoSod/u1LFiTvpK4bUYkxDbWshwyZ8bC q5s0ncYXRvN/qfPokxzpx2ipD3/nstTcicQVCqXXWxLyweRibw/9H1GMYFv2K7xZxKzt Ccq9j68ymXQLnYttSWa5A4rM3W5fKJsDqi84bF0VRwOQX5ahg3sRTGGBRCDo8JmAcr7B CQmA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=H0fEhAQn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id es8-20020a056402380800b00445dba83badsi973004edb.395.2022.08.17.13.22.53; Wed, 17 Aug 2022 13:23:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=H0fEhAQn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241794AbiHQUQh (ORCPT + 99 others); Wed, 17 Aug 2022 16:16:37 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45144 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229583AbiHQUQg (ORCPT ); Wed, 17 Aug 2022 16:16:36 -0400 Received: from mail-ej1-x629.google.com (mail-ej1-x629.google.com [IPv6:2a00:1450:4864:20::629]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4813751A00 for ; Wed, 17 Aug 2022 13:16:35 -0700 (PDT) Received: by mail-ej1-x629.google.com with SMTP id a7so26503423ejp.2 for ; Wed, 17 Aug 2022 13:16:35 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:from:to:cc; bh=Q8l7owka14u7MGvMmnutbIDuZcppj3Zne6ItQTkKbfM=; b=H0fEhAQn4l5fNZh5PguleIFVYcgHWRiXQ4CHZKQ7sAvGgIAyPNZkHREO0i7ao8NEjn UI+0aY7DylpRGLdXVDkbb99XKNt9510ituuTMbWCV8q5M4u5Vpyqrgr4tis3sPdP1KcQ mLdscN0u+DG4jQudxuaGyzyxIFmjoO0O85sVudWrxONwpKgv20A+QDf/pEYEHHg2K42W ZmiPCpXBKZs2pBxPvaCRHaaL9HuQkOn651g0dzdtYuJ1LOb1o9GquYxou1W4NMvdga4v IFWRO8gGoeLn7CgLqo1w6Vc/xsKHeYoLyMGwVvrhS+ZARHLcWlklUGJna4I5kolbpJRs Oxbw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:x-gm-message-state:from:to:cc; bh=Q8l7owka14u7MGvMmnutbIDuZcppj3Zne6ItQTkKbfM=; b=x1BlT2BqYPJ09gigKL+M8AZ8d+TqHfcyvIY03MwArePBka3F3CpnURiW7WMP2IS1Ai wIxdFyOTyfjYGKk29AXpkMRRfS6SLF+6n/rg9abs7kVhoSBYO5JzzlM+TXD5HSBD5IWM LlN8RwCF1gvvZZyuc4fkoVLljvE0t8HG8NT0u3LJyGlytPPmR2LGVMVVjY3/37BoMCid PB0eo+MaeUfk/9cFw6Uw2oR2vZAhuUMHey9B649dpCekhl+QXwbziIRl0sSPqGHE1sGJ Bh+M6Sl7YcDmAJCpPwPWw0n6mryMtqv4oiU/5MSrf553PiTAP5D2wUq2fbwPPC19m1xW lIAA== X-Gm-Message-State: ACgBeo13E9JZFlE6b5xNS2I4/QUmai51Y8NtmTvrMllspDbKXI/LpOfT MSV3zJBmsj98XhyEBInyXRwF7w== X-Received: by 2002:a17:907:1c1f:b0:739:17e2:209a with SMTP id nc31-20020a1709071c1f00b0073917e2209amr5606669ejc.320.1660767393763; Wed, 17 Aug 2022 13:16:33 -0700 (PDT) Received: from localhost (cst2-173-67.cust.vodafone.cz. [31.30.173.67]) by smtp.gmail.com with ESMTPSA id k18-20020aa7c052000000b0043bbbaa323dsm11338908edo.0.2022.08.17.13.16.32 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 17 Aug 2022 13:16:33 -0700 (PDT) Date: Wed, 17 Aug 2022 22:16:32 +0200 From: Andrew Jones To: Conor Dooley Cc: Thomas Gleixner , Marc Zyngier , Rob Herring , Krzysztof Kozlowski , Palmer Dabbelt , Paul Walmsley , Albert Ou , Daniel Lezcano , Anup Patel , Conor Dooley , Guo Ren , Sagar Kadam , Jessica Clarke , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, qemu-riscv@nongnu.org, Rob Herring Subject: Re: [PATCH 3/4] dt-bindings: riscv: add new riscv,isa strings for emulators Message-ID: <20220817201632.orjcqwu6bihgnnqd@kamzik> References: <20220817200531.988850-1-mail@conchuod.ie> <20220817200531.988850-4-mail@conchuod.ie> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20220817200531.988850-4-mail@conchuod.ie> X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Aug 17, 2022 at 09:05:22PM +0100, Conor Dooley wrote: > From: Conor Dooley > > The QEMU virt and spike machines currently export a riscv,isa string of > "rv64imafdcsuh", > > While the RISC-V foundation has been ratifying a bunch of extenstions > etc, the kernel has remained relatively static with what hardware is > supported - but the same is not true of QEMU. Using the virt machine > and running dt-validate on the dumped dtb fails, partly due to the > unexpected isa string. > > Rather than enumerate the many many possbilities, change the pattern > to a regex, with the following assumptions: > - the single letter order is fixed & we don't care about things that > can't even do "ima" > - the standard multi letter extensions are all in a "_z" format > where the first letter of is a valid single letter extension > - _s & _h are used for supervisor and hyper visor extensions. > - after the first two chars, a standard multi letter extension name > could be an english word (ifencei anyone?) so it's not worth > restricting the charset > - vendor ISA extensions begind with _x and have no charset restrictions > - we don't care about an e extension from an OS pov > - that attempting to validate the contents of the multiletter extensions > with dt-validate beyond the formatting is a futile, massively verbose > or unwieldy exercise at best. > - ima are required > > The following limitations also apply: > - multi letter extension ordering is not enforced. dt-schema does not > appear to allow for named match groups, so the resulting regex would > be even more of a headache. > - ditto for the numbered extensions. > > Finally, add me as a maintainer of the binding so that when it breaks > in the future, I can be held responsible! > > Reported-by: Rob Herring > Link: https://lore.kernel.org/linux-riscv/20220803170552.GA2250266-robh@kernel.org/ > Signed-off-by: Conor Dooley > --- > Palmer, feel free to drop the maintainer addition. I just mostly want > to clean up my own mess on this when they decide to ratify more > extensions & this comes back up again. > --- > Documentation/devicetree/bindings/riscv/cpus.yaml | 5 ++--- > 1 file changed, 2 insertions(+), 3 deletions(-) > > diff --git a/Documentation/devicetree/bindings/riscv/cpus.yaml b/Documentation/devicetree/bindings/riscv/cpus.yaml > index 873dd12f6e89..c0e0bc5dce04 100644 > --- a/Documentation/devicetree/bindings/riscv/cpus.yaml > +++ b/Documentation/devicetree/bindings/riscv/cpus.yaml > @@ -9,6 +9,7 @@ title: RISC-V bindings for 'cpus' DT nodes > maintainers: > - Paul Walmsley > - Palmer Dabbelt > + - Conor Dooley > > description: | > This document uses some terminology common to the RISC-V community > @@ -79,9 +80,7 @@ properties: > insensitive, letters in the riscv,isa string must be all > lowercase to simplify parsing. > $ref: "/schemas/types.yaml#/definitions/string" > - enum: > - - rv64imac > - - rv64imafdc > + pattern: ^rv(?:64|32)imaf?d?q?c?b?v?k?h?(?:(?:_[zsh][imafdqcbvksh]|_x)(?:[a-z])+)*$ > > # RISC-V requires 'timebase-frequency' in /cpus, so disallow it here > timebase-frequency: false > -- > 2.37.1 > I'd say "looks good to me", but it's a regex, so "good" is a strong word. Instead, here's a [somewhat tentative] Reviewed-by: Andrew Jones Thanks, drew