Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp5534886rwb; Wed, 17 Aug 2022 20:44:59 -0700 (PDT) X-Google-Smtp-Source: AA6agR6/VCqa2nCY7H+cwtz2mf6wAU1oEgkKdrsgQkhF9Kl5Pho30WbDMzAOCazjulnU0YdHgv9Q X-Received: by 2002:a17:906:9f2a:b0:730:bc30:da30 with SMTP id fy42-20020a1709069f2a00b00730bc30da30mr639609ejc.763.1660794299146; Wed, 17 Aug 2022 20:44:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660794299; cv=none; d=google.com; s=arc-20160816; b=ZZ9aUfy8KXplHmlRWmlxCJBZhXfVbfjw6mIXzFWUJBYvMNAzZEmsgGuo1eJr83ApxB 9Gg7LB09Xl7DIaHSzplOilvgumRik0jsTkZAU73qwqkU09pOwd8+Sas+O9OClxe0QeRC 8McRFyV5dgcmrY+fg9Jj5bCGIp1W69qbkfqA8/Fuy/rlaVCYpjfF8NMlM14qABqpym5O LnQjuWce8FzZ1ZaE2xBDJS/6uUccBYn5jmrVDOjXSjCFZS/OTKh9e4TYXuDPH6qqvQCJ z2x51biwrWWLFaKyW5GGsl/3qWkMJtq5ZqaB9BoK3cq3FdZe7TLSj6xmPXDN3VpMRA3Q EQzg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=9MQRa8JH1OeigvUiEiCAifYy5TFCST+erSp8U3+cEYc=; b=CPIcnorJrzLHZ9rv5zyrfjtuj1xadpY+G7ILyHCcBn9Xpg9vpooM53LUrTGFiLk6O5 JQ6+GgT+9XR45qaGJ8PxJUrvnLwOzp8+ApnLIlQ3J/ULBjKiE96RnkaEmNZ//B930+aN 8lvJy8pe4Je8SpRhTzlReBZnTOoPm5pL0ItnsBZ+3K/e3+Xee3x6G7k9K8d+ehNOKiLf FxeL25glkB+w12XR/9kWhq28cencB8tC3wRfdx+2q8KgKJV8CDx1j7ohl3Xt4IDdoiyB MWgAJUSWbBb6XSbPSTRk812Qz6xr3DjBIQ+6BvghpKRGNtGPEUMAoq6lcHtrP8MC3wRr TZZw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=M0yDUCP+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id o17-20020a170906975100b0073096092e31si310965ejy.537.2022.08.17.20.44.34; Wed, 17 Aug 2022 20:44:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=M0yDUCP+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242820AbiHRCnG (ORCPT + 99 others); Wed, 17 Aug 2022 22:43:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40364 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S242816AbiHRCnF (ORCPT ); Wed, 17 Aug 2022 22:43:05 -0400 Received: from mail-yw1-x112b.google.com (mail-yw1-x112b.google.com [IPv6:2607:f8b0:4864:20::112b]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 342559D8D2 for ; Wed, 17 Aug 2022 19:43:03 -0700 (PDT) Received: by mail-yw1-x112b.google.com with SMTP id 00721157ae682-324ec5a9e97so7267487b3.7 for ; Wed, 17 Aug 2022 19:43:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc; bh=9MQRa8JH1OeigvUiEiCAifYy5TFCST+erSp8U3+cEYc=; b=M0yDUCP+1k+S+jKfZJyr0LjTVdH5x6YFiyzMXHGRBRGBYHk+j2hdl8+3a828DrM5nG +WiWj1lm9uyUPASgdPIp3BlCQ6cIB9F1I9ZPdmvCqsATM3O1QROqmXDqmWTsSI452VVn /nKKPq62MkySUe5FfRM3V0Qn+b9zhEntkB+qw= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc; bh=9MQRa8JH1OeigvUiEiCAifYy5TFCST+erSp8U3+cEYc=; b=MfqyyjA21WlSS+KuqTZ6fuZUU9AbkGLDoYvoyhn7e81gyWTtrxtNENFHadByJYbvrf VuyFjnGwDyERZmso+Lx2bME9ZTNwnIDbpTHWuOrE+q48lcITyj8HuqNT32EyqVpaAeNN lmgWIY1vBEtIUDsUkop1ZuCgdxlRSaqnY4m3V7C4rWe3+ZHVBxi6LFKE8lViwhTV9Hef id2cMissm9ZbOxkc8opXWbemh2Af0i09v6UmjX4rlPTgVFUwUs4V0Ep7uPlaBU8pPGa1 BIDyLEF2r+cWG5xbziIrMbqUjVc6s7ge9vay3t3gT874kTRkqD5MPiYXF8AXHVWBiwv4 InDA== X-Gm-Message-State: ACgBeo0Uab2CKE3xmZylQNWiRpdf7a0mfJOSJEcylDQUcuNjeuVlYNr6 4nLZ9us4QLi07KGLgSnqJos1sS4hQmdPksJdDP4L8w== X-Received: by 2002:a25:bac1:0:b0:683:433d:67ad with SMTP id a1-20020a25bac1000000b00683433d67admr1130535ybk.554.1660790582345; Wed, 17 Aug 2022 19:43:02 -0700 (PDT) MIME-Version: 1.0 References: <20220815093905.134164-1-hsinyi@chromium.org> In-Reply-To: From: Hsin-Yi Wang Date: Thu, 18 Aug 2022 10:54:11 +0800 Message-ID: Subject: Re: [PATCH] drm/bridge: ps8640: Add double reset T4 and T5 to power-on sequence To: Doug Anderson Cc: Andrzej Hajda , Neil Armstrong , Robert Foss , Laurent Pinchart , Jonas Karlman , Jernej Skrabec , David Airlie , Daniel Vetter , dri-devel , LKML , rock.chiu@paradetech.corp-partner.google.com Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE,URIBL_BLOCKED autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Aug 18, 2022 at 6:54 AM Doug Anderson wrote: > > Hi, > > On Mon, Aug 15, 2022 at 2:39 AM Hsin-Yi Wang wrote: > > > > The double reset power-on sequence is a workaround for the hardware > > flaw in some chip that SPI Clock output glitch and cause internal MPU > > unable to read firmware correctly. The sequence is suggested in ps8640 > > application note. > > > > Signed-off-by: Hsin-Yi Wang > > --- > > drivers/gpu/drm/bridge/parade-ps8640.c | 5 +++++ > > 1 file changed, 5 insertions(+) > > > > diff --git a/drivers/gpu/drm/bridge/parade-ps8640.c b/drivers/gpu/drm/bridge/parade-ps8640.c > > index 49107a6cdac18..d7483c13c569b 100644 > > --- a/drivers/gpu/drm/bridge/parade-ps8640.c > > +++ b/drivers/gpu/drm/bridge/parade-ps8640.c > > @@ -375,6 +375,11 @@ static int __maybe_unused ps8640_resume(struct device *dev) > > gpiod_set_value(ps_bridge->gpio_reset, 1); > > usleep_range(2000, 2500); > > gpiod_set_value(ps_bridge->gpio_reset, 0); > > + /* Double reset for T4 and T5 */ > > + msleep(50); > > + gpiod_set_value(ps_bridge->gpio_reset, 1); > > + msleep(50); > > + gpiod_set_value(ps_bridge->gpio_reset, 0); > > We really need another 100 ms here? ps8640 is already quite slow at > powering itself up and that has a real user impact. Why was it only > 2.5 ms for the first reset and 50 ms for the second? > The T4 and T5 are required by Parade. I'm wondering if they can shorten the 200ms below: /* * Mystery 200 ms delay for the "MCU to be ready". It's unclear if * this is truly necessary since the MCU will already signal that * things are "good to go" by signaling HPD on "gpio 9". See * _ps8640_wait_hpd_asserted(). For now we'll keep this mystery delay * just in case. */ msleep(200); Does this have to wait 200ms? Can it shorten to 100 due to the additional 100ms from T4 and T5? > -Doug