Received: by 2002:a05:6358:4e97:b0:b3:742d:4702 with SMTP id ce23csp1425467rwb; Fri, 19 Aug 2022 03:34:57 -0700 (PDT) X-Google-Smtp-Source: AA6agR5sVfDgH6DeDv9jRrru2CXLrU8zttMFH9BpjzrUnE5i4Ji6hUBOQZVbChbImMZefPPKn6ns X-Received: by 2002:a63:89c6:0:b0:429:a28d:7b4 with SMTP id v189-20020a6389c6000000b00429a28d07b4mr5752870pgd.42.1660905297307; Fri, 19 Aug 2022 03:34:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1660905297; cv=none; d=google.com; s=arc-20160816; b=UGvb8xCiU/gBhGxqWQfPJRaLBldyZ/zb2QD8R91L1x9UkLEcph2GvrsZmBGkZtsY0w hbYQsYKeS5x3yD9lUiKF+Ui1Y+8Y1f0kogt4NtZbnnGC6rMDbEyr2sK/+dpDr6aveTF/ a8FU+rn/RH9Xv4D0sh00DTHoG438ar9XK2THEwiScA+km5JDOps23rsSVC0QgbDibbj2 esjmhZpUk20YViQqsljqLlIfFE3nj9luWbD+gpUwE1BogLkGuogH6aD9ubaP2YND+LD7 9nkuWydQ0PzFU5AdWTvrlF2OUtlviJjRLsmNoJbAUSJnQ6/BYE/AiQpqGUmp+h0sEiNK C+Vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=S/3pC3KoVRgFOZMyE0sRoZ6eAkyEGdY7+zuZ3cS5uCQ=; b=BEF98c4Ib4CoHPUYmSrR9gbwdCK9ahZPQzPPCpW/VOfTdFNm/8/6WYyFIYFCWOh6D2 WNmmdhO2dnMtK/pkcDCseX1D9GlBvn5e20tAsY0IIq+gIHUj3cUpGmHX6faaIIVIPmvc vrHphD0h4nqIfz5Bk+ZuB0xnn1/yKbO7gAQIrLhhbgndEL2NAbRXKqpP4HRxylaWxgur nMxcdKCKq68Mdez0uZPjhaY6mS0NVHVUW9Tw+g6yPCgBGQ0tYd6Aes6KkmxW7Ovfluan lNVNrskq7OOtKoiXLa8GCInBHYzNsUiLR0M8OgB7ITrG/SHQuuFPNRflWYL1a7UQCQMX +F6A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=BAdNGZdu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id h12-20020a65404c000000b0041d131e1594si3726822pgp.670.2022.08.19.03.34.46; Fri, 19 Aug 2022 03:34:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=BAdNGZdu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1347802AbiHSJym (ORCPT + 99 others); Fri, 19 Aug 2022 05:54:42 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56150 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1346996AbiHSJyl (ORCPT ); Fri, 19 Aug 2022 05:54:41 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 01A50BD09E; Fri, 19 Aug 2022 02:54:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1660902879; x=1692438879; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=fdjX5tbqzbcZLdj3QtoTUweKd5AlbElmyy/Hw5S6d5w=; b=BAdNGZdufFwbskNFSb9DoxrfDiFOxkApf7zu1kSNVJB4rRwECfW/AWLd 6gmL4HBZKUEaIuJkAFtMQr88VVSv7ZKLhI7GzWjC9gS+ThHNXhlLVDSpP CJE5HQ+KWXv6WhwEudxM1ZQefRF7CrRlDNNlJMSZY1l3gql/TkpZknMcA 8Dh/hDqgdaGnzuYFUam+i631wRUo6OS3yHxpXvbqmNUwhdlOdrxX6hJFu H15mDqR7rwNOfBMwXWswJYE80v76jKCJbWRNy5Rqt9smDmD56fRTH2BLg R9dqgX3jy9ylYYVUUdmpmmwjD3cghLi5X+HPjN/It8Xj07a1UkbVq01fL A==; X-IronPort-AV: E=Sophos;i="5.93,247,1654585200"; d="scan'208";a="109769436" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 19 Aug 2022 02:54:38 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Fri, 19 Aug 2022 02:54:38 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Fri, 19 Aug 2022 02:54:36 -0700 From: Conor Dooley To: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Palmer Dabbelt , Conor Dooley , Philipp Zabel , Daire McNamara CC: Paul Walmsley , Albert Ou , , , , , Rob Herring Subject: [PATCH v3 02/13] dt-bindings: clk: microchip: mpfs: add reset controller support Date: Fri, 19 Aug 2022 10:53:10 +0100 Message-ID: <20220819095320.40006-3-conor.dooley@microchip.com> X-Mailer: git-send-email 2.36.1 In-Reply-To: <20220819095320.40006-1-conor.dooley@microchip.com> References: <20220819095320.40006-1-conor.dooley@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The "peripheral" devices on PolarFire SoC can be put into reset, so update the device tree binding to reflect the presence of a reset controller. Reviewed-by: Rob Herring Reviewed-by: Daire McNamara Signed-off-by: Conor Dooley --- .../bindings/clock/microchip,mpfs.yaml | 17 +++++++++++++++-- 1 file changed, 15 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml b/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml index 016a4f378b9b..1d0b6a4fda42 100644 --- a/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml +++ b/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml @@ -40,8 +40,21 @@ properties: const: 1 description: | The clock consumer should specify the desired clock by having the clock - ID in its "clocks" phandle cell. See include/dt-bindings/clock/microchip,mpfs-clock.h - for the full list of PolarFire clock IDs. + ID in its "clocks" phandle cell. + See include/dt-bindings/clock/microchip,mpfs-clock.h for the full list of + PolarFire clock IDs. + + resets: + maxItems: 1 + + '#reset-cells': + description: + The AHB/AXI peripherals on the PolarFire SoC have reset support, so from + CLK_ENVM to CLK_CFM. The reset consumer should specify the desired + peripheral via the clock ID in its "resets" phandle cell. + See include/dt-bindings/clock/microchip,mpfs-clock.h for the full list of + PolarFire clock IDs. + const: 1 required: - compatible -- 2.36.1