Received: by 2002:a05:6358:5282:b0:b5:90e7:25cb with SMTP id g2csp3469165rwa; Tue, 23 Aug 2022 05:23:50 -0700 (PDT) X-Google-Smtp-Source: AA6agR6vGnxpOUuGXHSouBbQSccFAZF4+LVamu+bID7xLHfczxV5AfSVXjFrgACLeSLu3I2Nl+8U X-Received: by 2002:a63:40f:0:b0:41b:cbd:bcd7 with SMTP id 15-20020a63040f000000b0041b0cbdbcd7mr18937607pge.30.1661257430017; Tue, 23 Aug 2022 05:23:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1661257430; cv=none; d=google.com; s=arc-20160816; b=TzJ9je0vpWPGU7ENRIgR3hKN2E0MTo7901649Ldlv8XlwSkd8N6B4aV7fC+sqeuwxi 9js1bG0b5E/xP2QF29XDsAmv83oGvQQjxvT+IDW3gM4KBAtB35qLbqZ9usqDvW9VDm2P Znh2LDKjneHDxYlGHQJRziX1kxLSFvu2X20PhqJKiLPUdIa7OqmJQPXfDEMRFbd2GFpU xbYjvljkP8Bfhjtl4seCAuGO2NjTDgiNxg7umy4i/eCYGUJ8Q7Ur0yzkX4k9sOu2sMHP AWQO+8DK4bMycopTHDrYEkso5JWVB1sY3L3tKVgkyJMs7aiw/4UrJNBnCWN56zc5nULx mxpg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=HCRW4eIwlZpRf/XZUffQpi9I1G4v3uBwP5qgZgTJbJM=; b=MFB0HTmjnYh0/Guxf5CscXRsfmdAX1YfHHBC/hwtFwe3B/4FKJ8Um3yXB6yA2Obbnu yvNdshjhOeAKXnYH+EJvmIE6tVPzQar4otv/7DKkvehLdhmZss636dCxYN056QTmkptP ljTu0cDAb/04zw2SWwtV/NmuyuPDnnQBz1qrONFqbStORXIVQni/Wz+kxxkTDp5/bvjZ vh+rIGlcMbPA5yGyjsK9OfCtsJDxrtS099rS6OERUI2XRzw+/Zv41gpz7cIpcWmqDh+E 5rf4y4me2iW3ynBH1fMLaDaBxQM9a0g3GU7bOAtS8RvFaK32YT08b46Wkbcu2NtvwuLv 2N/g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qTQxXm9H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f19-20020a631f13000000b0041d946ca0a9si11708406pgf.257.2022.08.23.05.23.39; Tue, 23 Aug 2022 05:23:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qTQxXm9H; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1356715AbiHWKvt (ORCPT + 99 others); Tue, 23 Aug 2022 06:51:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49776 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1355423AbiHWKnW (ORCPT ); Tue, 23 Aug 2022 06:43:22 -0400 Received: from mail-wm1-x334.google.com (mail-wm1-x334.google.com [IPv6:2a00:1450:4864:20::334]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7B246AB055 for ; Tue, 23 Aug 2022 02:10:25 -0700 (PDT) Received: by mail-wm1-x334.google.com with SMTP id bd26-20020a05600c1f1a00b003a5e82a6474so7358280wmb.4 for ; Tue, 23 Aug 2022 02:10:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=references:in-reply-to:message-id:date:subject:cc:to:from:from:to :cc; bh=HCRW4eIwlZpRf/XZUffQpi9I1G4v3uBwP5qgZgTJbJM=; b=qTQxXm9Hv6K+L8GXKBSdjf1P+6es8HGJQCR/wxjUIWfiwlJTu226y+yuguCPMtolnb gqpstQMw9RRQbCOSuY920abi1iS1Gc2VvCNuB83Phs81fA5pylXPeNYCfSumNYSp0lR+ 0HFB7TuzqbwEDqgyHsutVvbUKWq6Tu+WQcXWR0b8HOslyBwSsl8MtxCaoKtSb7IFjGJy /PtL0eTEb4QsuMUeaQYattl1ugIpYQOxSM/JHO+hvXY+sMq51LuVwCO16cBuCyrfyOwi I+W/4rpkclgeWProJwD3Pe3VIXfK2fuAmuhF4u9CLFSzz7q5AaNiSHzA4ZSuwXBlC9p/ SGSg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=references:in-reply-to:message-id:date:subject:cc:to:from :x-gm-message-state:from:to:cc; bh=HCRW4eIwlZpRf/XZUffQpi9I1G4v3uBwP5qgZgTJbJM=; b=6+fh5vumctPJS4MHHzTlKQBLRHmic4fOjfTCvo5wPG8z3cK5z1xP2AQ8QcaA0yKS96 k8XqRjPkmnkb2quGNMxa9SJmjb0E4Pm1+uTq9BL7nksRihpLBge31ck40zTzWlXAoVrH GUW3xipCrMVdd2UB6XWFB8JMYfzTiUFlp3i6jQVFVLGYcV68qCXWbsbQdxHoZBE5ebwy E2crgbCBxso7FpwR1lnwrfeS09Z+SlF5KpRvDLbMeXFeKuzqJ1UVWkjZEfHUaE3UDRJ+ yualvPEdjkPah9RU6jXP+AqMZAx2BTKy5YogLDkweI9kUOspavsiURsgu1U4KsBwCrAx uWng== X-Gm-Message-State: ACgBeo3hN+MCV6ZEX6xLc5B3OB4IxVQFtMMzrXNx7mm2XS+VtITNb1bU iDbWqRMvVrnfisK3JvPcc6kPKszjlAUBSrgh X-Received: by 2002:a05:600c:3541:b0:3a6:28e4:c458 with SMTP id i1-20020a05600c354100b003a628e4c458mr1535356wmq.188.1661245823376; Tue, 23 Aug 2022 02:10:23 -0700 (PDT) Received: from linaro.org ([2a00:23c5:6809:2201:4553:cf11:6cff:b293]) by smtp.gmail.com with ESMTPSA id w6-20020adfde86000000b002253d162491sm10760721wrl.52.2022.08.23.02.10.22 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 23 Aug 2022 02:10:22 -0700 (PDT) From: Mike Leach To: coresight@lists.linaro.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Cc: mathieu.poirier@linaro.org, suzuki.poulose@arm.com, peterz@infradead.org, mingo@redhat.com, acme@kernel.org, linux-perf-users@vger.kernel.org, leo.yan@linaro.org, quic_jinlmao@quicinc.com, Mike Leach Subject: [PATCH v4 09/13] perf: cs-etm: Update record event to use new Trace ID protocol Date: Tue, 23 Aug 2022 10:10:05 +0100 Message-Id: <20220823091009.14121-10-mike.leach@linaro.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20220823091009.14121-1-mike.leach@linaro.org> References: <20220823091009.14121-1-mike.leach@linaro.org> X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Trace IDs are now dynamically allocated. Previously used the static association algorithm that is no longer used. The 'cpu * 2 + seed' was outdated and broken for systems with high core counts (>46). as it did not scale and was broken for larger core counts. Trace ID will now be sent in PERF_RECORD_AUX_OUTPUT_HW_ID record. Legacy ID algorithm renamed and retained for limited backward compatibility use. Signed-off-by: Mike Leach --- tools/include/linux/coresight-pmu.h | 30 +++++++++++++++++------------ tools/perf/arch/arm/util/cs-etm.c | 21 ++++++++++++-------- 2 files changed, 31 insertions(+), 20 deletions(-) diff --git a/tools/include/linux/coresight-pmu.h b/tools/include/linux/coresight-pmu.h index db9c7c0abb6a..307f357defe9 100644 --- a/tools/include/linux/coresight-pmu.h +++ b/tools/include/linux/coresight-pmu.h @@ -10,11 +10,28 @@ #include #define CORESIGHT_ETM_PMU_NAME "cs_etm" -#define CORESIGHT_ETM_PMU_SEED 0x10 + +/* + * The legacy Trace ID system based on fixed calculation from the cpu + * number. This has been replaced by drivers using a dynamic allocation + * system - but need to retain the legacy algorithm for backward comparibility + * in certain situations:- + * a) new perf running on older systems that generate the legacy mapping + * b) older tools e.g. simpleperf in Android, that may not update at the same + * time as the kernel. + */ +#define CORESIGHT_LEGACY_CPU_TRACE_ID(cpu) (0x10 + (cpu * 2)) /* CoreSight trace ID is currently the bottom 7 bits of the value */ #define CORESIGHT_TRACE_ID_VAL_MASK GENMASK(6, 0) +/* + * perf record will set the legacy meta data values as unused initially. + * This allows perf report to manage the decoders created when dynamic + * allocation in operation. + */ +#define CORESIGHT_TRACE_ID_UNUSED_FLAG BIT(31) + /* * Below are the definition of bit offsets for perf option, and works as * arbitrary values for all ETM versions. @@ -39,15 +56,4 @@ #define ETM4_CFG_BIT_RETSTK 12 #define ETM4_CFG_BIT_VMID_OPT 15 -static inline int coresight_get_trace_id(int cpu) -{ - /* - * A trace ID of value 0 is invalid, so let's start at some - * random value that fits in 7 bits and go from there. Since - * the common convention is to have data trace IDs be I(N) + 1, - * set instruction trace IDs as a function of the CPU number. - */ - return (CORESIGHT_ETM_PMU_SEED + (cpu * 2)); -} - #endif diff --git a/tools/perf/arch/arm/util/cs-etm.c b/tools/perf/arch/arm/util/cs-etm.c index 1b54638d53b0..196fe1a77de9 100644 --- a/tools/perf/arch/arm/util/cs-etm.c +++ b/tools/perf/arch/arm/util/cs-etm.c @@ -421,13 +421,16 @@ static int cs_etm_recording_options(struct auxtrace_record *itr, evlist__to_front(evlist, cs_etm_evsel); /* - * In the case of per-cpu mmaps, we need the CPU on the - * AUX event. We also need the contextID in order to be notified + * get the CPU on the sample - need it to associate trace ID in the + * AUX_OUTPUT_HW_ID event, and the AUX event for per-cpu mmaps. + */ + evsel__set_sample_bit(cs_etm_evsel, CPU); + + /* + * Also the case of per-cpu mmaps, need the contextID in order to be notified * when a context switch happened. */ if (!perf_cpu_map__empty(cpus)) { - evsel__set_sample_bit(cs_etm_evsel, CPU); - err = cs_etm_set_option(itr, cs_etm_evsel, BIT(ETM_OPT_CTXTID) | BIT(ETM_OPT_TS)); if (err) @@ -633,8 +636,10 @@ static void cs_etm_save_etmv4_header(__u64 data[], struct auxtrace_record *itr, /* Get trace configuration register */ data[CS_ETMV4_TRCCONFIGR] = cs_etmv4_get_config(itr); - /* Get traceID from the framework */ - data[CS_ETMV4_TRCTRACEIDR] = coresight_get_trace_id(cpu); + /* traceID set to legacy version, in case new perf running on older system */ + data[CS_ETMV4_TRCTRACEIDR] = + CORESIGHT_LEGACY_CPU_TRACE_ID(cpu) | CORESIGHT_TRACE_ID_UNUSED_FLAG; + /* Get read-only information from sysFS */ data[CS_ETMV4_TRCIDR0] = cs_etm_get_ro(cs_etm_pmu, cpu, metadata_etmv4_ro[CS_ETMV4_TRCIDR0]); @@ -681,9 +686,9 @@ static void cs_etm_get_metadata(int cpu, u32 *offset, magic = __perf_cs_etmv3_magic; /* Get configuration register */ info->priv[*offset + CS_ETM_ETMCR] = cs_etm_get_config(itr); - /* Get traceID from the framework */ + /* traceID set to legacy value in case new perf running on old system */ info->priv[*offset + CS_ETM_ETMTRACEIDR] = - coresight_get_trace_id(cpu); + CORESIGHT_LEGACY_CPU_TRACE_ID(cpu) | CORESIGHT_TRACE_ID_UNUSED_FLAG; /* Get read-only information from sysFS */ info->priv[*offset + CS_ETM_ETMCCER] = cs_etm_get_ro(cs_etm_pmu, cpu, -- 2.17.1