Received: by 2002:a05:6358:45e:b0:b5:b6eb:e1f9 with SMTP id 30csp425531rwe; Fri, 26 Aug 2022 07:31:56 -0700 (PDT) X-Google-Smtp-Source: AA6agR5cPo+6yQKZzFTvAG1cNJo/V5QuKe4CB8t+15sxZ6b6dsaCHy+Q8y66U4OfdNmnFXQf85B4 X-Received: by 2002:a05:6402:274e:b0:447:4e9d:69e8 with SMTP id z14-20020a056402274e00b004474e9d69e8mr6965318edd.295.1661524316241; Fri, 26 Aug 2022 07:31:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1661524316; cv=none; d=google.com; s=arc-20160816; b=Gog8BszAvDo3fF+qRf+K31Luduf6uxPUDrk0l3Hll0r7Kvnn0kGJiBdxQuvZIFBxD5 WGldejQnAaZ/++RVSFeGD6PlyuISEtrRCfYTAIW8L+PY+dOh4BDEhBTR2FHrKGeHwZNU Y/LW1PeXA54CjK8Z3v4g3dnG4BK3J+yPbgEnZyh60WeYI0KTjRVpsGaZ5HHeV3W8oIt4 1l4Gfu9IQ1G5qtVSeZS7Gy/M77BgNs53TraYwgvBabKWsgz21au6VSWoTNZeBqAUjtAr 7EAmhP3Ui8rwqfD8jSuF5NR0/DYQs0slr1ZothyxbtaeI5Puamk+q6AFlA2G6G48y/yd 5I6w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=AJXo167jgWMyaYOl9JSD3/RqOHLjYIp8N1q+ItzkMvU=; b=AmkcbydImwo9szCG7T1HOsiIxKz5yPEFeNnbbi2PNDeez1DLHjsa+RnX6bd6mlJW2Q NDrBrq/0jTl9hjg5xhBNXaSgn54bMKRIr5GU4D7rKS4zKo5xK2vSviNGUS3TVDXCeniT 2QWSLRZfUsTLsVs4taE/DE0WdCX9OAECYxx2yLLLHsa33fBN5Fs9o06XvpFoBOhQRNGB Y/KDvAR/eXa4DfLoxGH+4un2zJoAcMCYCbYVfUOC9KB61kpCcFPwgEJy5rLhE1CCU2cA HhBGXsvwq6azmrFsomGRnhsDbo9ERQmCOk1Bj8BTxnwWqI0c2hiw1vAS225KJjhTciXO LfYg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=0dRFw1lM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id h6-20020a1709060f4600b007317a6beb8fsi1188301ejj.502.2022.08.26.07.31.27; Fri, 26 Aug 2022 07:31:56 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=0dRFw1lM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1344463AbiHZO3T (ORCPT + 99 others); Fri, 26 Aug 2022 10:29:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50324 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241450AbiHZO3D (ORCPT ); Fri, 26 Aug 2022 10:29:03 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B28E5A5C61; Fri, 26 Aug 2022 07:29:00 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1661524140; x=1693060140; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=fKL2pKdfe49aKzGqeWYbXuxKM2r4HTWOwpLHntUQotA=; b=0dRFw1lMnqobDhE3UFjynYb4QbkkYo43tqkleTbSjAh4BQovZ7KmYB31 QtoMj4yDVx+vZ8cwH2LHRKjE5g9GQamdUPPiCynmu/2MwsQ1OVi7DtkS2 j68+HQO5ji5foTgKom0svCLTNEWOjr+qyLT1mpVvx/Wch/2ifqrFVc7/C VliCqzhdD8FQ3bEQYoAfIVrYR0xUPVk87dzBxQe/p3Mid0cTUKtDvMwSm QxE5mVlk4pmM8jjse82SejM5N0PHbZfmMSL7HH1Akds31tHZCa5qRNC2Q It81CjK0ivsN4rOwcD/GRGMyHFIlnQbCLvoma6TSB8oiX6RZiXgmEVWaw g==; X-IronPort-AV: E=Sophos;i="5.93,265,1654585200"; d="scan'208";a="110917618" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 26 Aug 2022 07:28:59 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Fri, 26 Aug 2022 07:28:59 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Fri, 26 Aug 2022 07:28:56 -0700 From: Conor Dooley To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Daire McNamara , Shravan Chippa CC: Paul Walmsley , Palmer Dabbelt , Albert Ou , Cyril Jean , Lewis Hanly , Vattipalli Praveen , Wolfgang Grandegger , , , Subject: [PATCH 6/9] riscv: dts: microchip: icicle: update pci address properties Date: Fri, 26 Aug 2022 15:28:04 +0100 Message-ID: <20220826142806.3658434-7-conor.dooley@microchip.com> X-Mailer: git-send-email 2.36.1 In-Reply-To: <20220826142806.3658434-1-conor.dooley@microchip.com> References: <20220826142806.3658434-1-conor.dooley@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org For the v2022.09 reference design the PCI root port's data region has been moved to FIC1 from FIC0. This is a shorter path, allowing for higher clock rates and improved through-put. As a result, the address at which the PCIe's data region appears to the core complex has changed. The config region's address is unchanged. As FIC0 is no longer used, its clock can be removed too. Signed-off-by: Conor Dooley --- .../boot/dts/microchip/mpfs-icicle-kit-fabric.dtsi | 11 ++++++----- 1 file changed, 6 insertions(+), 5 deletions(-) diff --git a/arch/riscv/boot/dts/microchip/mpfs-icicle-kit-fabric.dtsi b/arch/riscv/boot/dts/microchip/mpfs-icicle-kit-fabric.dtsi index a21440c8ee03..32d51c4a5b0c 100644 --- a/arch/riscv/boot/dts/microchip/mpfs-icicle-kit-fabric.dtsi +++ b/arch/riscv/boot/dts/microchip/mpfs-icicle-kit-fabric.dtsi @@ -2,6 +2,7 @@ /* Copyright (c) 2020-2021 Microchip Technology Inc */ / { + compatible = "microchip,mpfs-icicle-reference-rtlv2209", "microchip,mpfs-icicle-kit", "microchip,mpfs"; @@ -38,13 +39,13 @@ fabric_clk1: fabric-clk1 { clock-frequency = <125000000>; }; - pcie: pcie@2000000000 { + pcie: pcie@3000000000 { compatible = "microchip,pcie-host-1.0"; #address-cells = <0x3>; #interrupt-cells = <0x1>; #size-cells = <0x2>; device_type = "pci"; - reg = <0x20 0x0 0x0 0x8000000>, <0x0 0x43000000 0x0 0x10000>; + reg = <0x30 0x0 0x0 0x8000000>, <0x0 0x43000000 0x0 0x10000>; reg-names = "cfg", "apb"; bus-range = <0x0 0x7f>; interrupt-parent = <&plic>; @@ -54,9 +55,9 @@ pcie: pcie@2000000000 { <0 0 0 3 &pcie_intc 2>, <0 0 0 4 &pcie_intc 3>; interrupt-map-mask = <0 0 0 7>; - clocks = <&fabric_clk1>, <&fabric_clk1>, <&fabric_clk3>; - clock-names = "fic0", "fic1", "fic3"; - ranges = <0x3000000 0x0 0x8000000 0x20 0x8000000 0x0 0x80000000>; + clocks = <&fabric_clk1>, <&fabric_clk3>; + clock-names = "fic1", "fic3"; + ranges = <0x3000000 0x0 0x8000000 0x30 0x8000000 0x0 0x80000000>; dma-ranges = <0x02000000 0x0 0x00000000 0x0 0x00000000 0x1 0x00000000>; msi-parent = <&pcie>; msi-controller; -- 2.36.1