Received: by 2002:a05:6358:45e:b0:b5:b6eb:e1f9 with SMTP id 30csp4143552rwe; Tue, 30 Aug 2022 05:30:25 -0700 (PDT) X-Google-Smtp-Source: AA6agR7fUdhD40oWRWW/CXLn84hRc2MLtqYRUpDQEr9Dut++Xmipuvw/Zy8dNnBn9YKHyytCHzCk X-Received: by 2002:a05:6a00:8cb:b0:52c:6962:2782 with SMTP id s11-20020a056a0008cb00b0052c69622782mr21308432pfu.81.1661862625116; Tue, 30 Aug 2022 05:30:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1661862625; cv=none; d=google.com; s=arc-20160816; b=jj/ZnroRu/O3aO3VtloARW2IfAvkd/5OQXSPd4BffCRQPz0xO/74L+p2vZPoLwWcW2 HW3Mzmk3LpXCSQJTTTgSIONVKd/pY3YqVzHPApYaKSu+QEkLSbInI9sUmmDTj3U0hrLH arT1KbaNOsAWi1Nko3LHGaVii5cwr67QPM3HdUEAQY5VxfBB5TVkvZ0TaahhGcokteqq fmMmHwcIvVdaTHjA2QjMcOSkPv2XeXhASwOSoHZ9JsYFRdhZO307OXlXrTCLvJel3ckI I4ioadSzjMpeq0GK6HNs4Gng4Oj/XerB+P1iF+rFMZY41isVviti+RAIqCmtaSGF1kYg qPWA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=byPDMuCSCcdYlknO1+3GqpCaYxtqzI8KcvVS/+Np3us=; b=v0gGsjYZ5OVFvio1UiQwZ+JjQY04Sv6Ors9LG4+YmDXIn4mZmmIAGrTR+Y+Rt5mZvm p9U4obWcTtP43D+F1rr7/+uuKM1p611lcvDHLP4B/eATidzWJKrhAHIlgbLYCclTbYBp +i1pZO9YHo9yugZNs1rc1uSs2siV+/cQqnIAnFtw0PbwjF9fCg+zOFXWJhe80BSE43tX +RPReRk6rsIUa8u3iMgKDDgqzMV5kM1ajVFZkaVMkwM4q25Kd5Gpxy3W1EQ3Kpih/9vS rj9ZNiO7YIP2lKDe3V04DzRtY9cjs9UA5gHDTe3CdHwmHT/7MIjb25I9+D32k5CEQIWw hxoA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b="m8OUl/o9"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id o9-20020a17090a678900b001f335a72172si11345039pjj.62.2022.08.30.05.30.14; Tue, 30 Aug 2022 05:30:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b="m8OUl/o9"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230398AbiH3MVX (ORCPT + 99 others); Tue, 30 Aug 2022 08:21:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48838 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230329AbiH3MVS (ORCPT ); Tue, 30 Aug 2022 08:21:18 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 86DAEAB1B7; Tue, 30 Aug 2022 05:21:17 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1661862077; x=1693398077; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=TbYbqd7aTZtP9BqkPjjohaCeNbROPSiKKPHy/M7Hh8s=; b=m8OUl/o9o9lyFMq3Z0kZO2t3XDSZY9bT1w+s81hR8yhUpiDyOKChCK9d OKvNZ/fXKljs5zqoXiAZY8ClhggRG7gPsRU9EWidg46GK2UxGWSF8fcT2 yNbHgRBJneg+56rF+wYhtXZda3ilKVv9csNelg4ggMy8PkBINlgPoL96l vm8Yzxq7nEqjBHK0dxTA+KG4aCtwBxMQoopq/TuxJQgmduXwTdjvNDkCE hvWWUj+Cma4pB+LCxzFt91rYvBz8HYj9L3aACUTyx/iCnZRVG5nAcRlSc VLyKh5r6BpRzLHaG9j3g9jh+xcDVmkYS+abBsyZ63HEc+8l8Qtf2zcI9V A==; X-IronPort-AV: E=Sophos;i="5.93,274,1654585200"; d="scan'208";a="188635749" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa1.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 30 Aug 2022 05:21:16 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Tue, 30 Aug 2022 05:21:16 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Tue, 30 Aug 2022 05:21:13 -0700 From: Conor Dooley To: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Palmer Dabbelt , Conor Dooley , Daire McNamara , Hugh Breslin CC: Paul Walmsley , Albert Ou , Claudiu Beznea , , , , , "Krzysztof Kozlowski" Subject: [PATCH v3 2/5] dt-bindings: clk: document PolarFire SoC fabric clocks Date: Tue, 30 Aug 2022 13:20:21 +0100 Message-ID: <20220830122023.2204485-3-conor.dooley@microchip.com> X-Mailer: git-send-email 2.36.1 In-Reply-To: <20220830122023.2204485-1-conor.dooley@microchip.com> References: <20220830122023.2204485-1-conor.dooley@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On PolarFire SoC there are 4 PLL/DLL blocks, located in each of the ordinal corners of the chip, which our documentation refers to as "Clock Conditioning Circuitry". PolarFire SoC is an FPGA, these are highly configurable & many of the input clocks are optional. Reviewed-by: Krzysztof Kozlowski Signed-off-by: Conor Dooley --- .../bindings/clock/microchip,mpfs-ccc.yaml | 80 +++++++++++++++++++ 1 file changed, 80 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/microchip,mpfs-ccc.yaml diff --git a/Documentation/devicetree/bindings/clock/microchip,mpfs-ccc.yaml b/Documentation/devicetree/bindings/clock/microchip,mpfs-ccc.yaml new file mode 100644 index 000000000000..f1770360798f --- /dev/null +++ b/Documentation/devicetree/bindings/clock/microchip,mpfs-ccc.yaml @@ -0,0 +1,80 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/microchip,mpfs-ccc.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microchip PolarFire SoC Fabric Clock Conditioning Circuitry + +maintainers: + - Conor Dooley + +description: | + Microchip PolarFire SoC has 4 Clock Conditioning Circuitry blocks. Each of + these blocks contains two PLLs and 2 DLLs & are located in the four corners of + the FPGA. For more information see "PolarFire SoC FPGA Clocking Resources" at: + https://onlinedocs.microchip.com/pr/GUID-8F0CC4C0-0317-4262-89CA-CE7773ED1931-en-US-1/index.html + +properties: + compatible: + const: microchip,mpfs-ccc + + reg: + items: + - description: PLL0's control registers + - description: PLL1's control registers + - description: DLL0's control registers + - description: DLL1's control registers + + clocks: + description: + The CCC PLL's have two input clocks. It is required that even if the input + clocks are identical that both are provided. + minItems: 2 + items: + - description: PLL0's refclk0 + - description: PLL0's refclk1 + - description: PLL1's refclk0 + - description: PLL1's refclk1 + - description: DLL0's refclk + - description: DLL1's refclk + + clock-names: + minItems: 2 + items: + - const: pll0_ref0 + - const: pll0_ref1 + - const: pll1_ref0 + - const: pll1_ref1 + - const: dll0_ref + - const: dll1_ref + + '#clock-cells': + const: 1 + description: | + The clock consumer should specify the desired clock by having the clock + ID in its "clocks" phandle cell. + See include/dt-bindings/clock/microchip,mpfs-clock.h for the full list of + PolarFire clock IDs. + +required: + - compatible + - reg + - clocks + - clock-names + - '#clock-cells' + +additionalProperties: false + +examples: + - | + clock-controller@38100000 { + compatible = "microchip,mpfs-ccc"; + reg = <0x38010000 0x1000>, <0x38020000 0x1000>, + <0x39010000 0x1000>, <0x39020000 0x1000>; + #clock-cells = <1>; + clocks = <&refclk_ccc>, <&refclk_ccc>, <&refclk_ccc>, <&refclk_ccc>, + <&refclk_ccc>, <&refclk_ccc>; + clock-names = "pll0_ref0", "pll0_ref1", "pll1_ref0", "pll1_ref1", + "dll0_ref", "dll1_ref"; + }; -- 2.36.1