Received: by 2002:a05:6358:45e:b0:b5:b6eb:e1f9 with SMTP id 30csp4167131rwe; Tue, 30 Aug 2022 05:55:01 -0700 (PDT) X-Google-Smtp-Source: AA6agR6XO3JzW2jad0lfIfQR9fo0xrur9nAERmWOj4un+gJYr50sQ2CtUCCF/7BRV5cvzhXNH9Mg X-Received: by 2002:a17:902:e5c6:b0:16e:f3b6:ddb5 with SMTP id u6-20020a170902e5c600b0016ef3b6ddb5mr21148850plf.122.1661864100992; Tue, 30 Aug 2022 05:55:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1661864100; cv=none; d=google.com; s=arc-20160816; b=FG1GufOMD4e1I1yZe5DhxIbO8OfDg/aiikXDemSGmEKOubcSDKBGZuUfTxDN44El+w CXruwtGnpIWrKZXGAaTlimQzBvUee4wV7qAgRv/RLJDCQ0mcoAB2EA944RzaMALIcw/g WioMU8dcMyAuQgNl2GaYTht1csImaOPc4D/+VXY4z5ka9vfypolMiSkqunl6W7Ba6j96 tfjBZ4wuT9+1xtQXZGHEU+T0fFzrhCWcPReoTqmXCDDFqK3JNOk+JBK3TAwONff0wkGF GJjpGKUnvAxiwgd95+izs4S+T+auzQxkl+c5mZMybaD3IFr7EpKJUxK13WB/1eBzPBmX I7+A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=S/3pC3KoVRgFOZMyE0sRoZ6eAkyEGdY7+zuZ3cS5uCQ=; b=NKJjdbYDSdcLxq6YUJOy1peFkLzM/h0oHcYPzooXViTIMBXBpNx7S/2uPrMMrHgQaY i7NbomPB4Keq0jG1731WbVtU6buwWbkreLJnXqDyRReTWIzseWY4Eh3ytnqEwBFVXPyp qcbbZE+x7KH9AoziA4x5/DDLNrs4JYlWtwp2c4XCcdvJP0QvSZ9YUl782igaMofOrFb6 Y1rK8tdJFszCiXRwyAWVbyuUWrhs5FGiW3+1kbso6AvADopDltT+94d2pOdTNlFgn4Vw jpJ/imcfGbGkCRWjldJAynCOJsa0ifBROIRJp7CH3n/zuGZ+9TlWRx4c9sAzm0gAKI82 fdfw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=mI4QYnCT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id ls8-20020a17090b350800b001fe0af5ee6dsi1814577pjb.96.2022.08.30.05.54.48; Tue, 30 Aug 2022 05:55:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=mI4QYnCT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229913AbiH3Mx0 (ORCPT + 99 others); Tue, 30 Aug 2022 08:53:26 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47748 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229841AbiH3MxX (ORCPT ); Tue, 30 Aug 2022 08:53:23 -0400 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 74F25FC332; Tue, 30 Aug 2022 05:53:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1661864002; x=1693400002; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=fdjX5tbqzbcZLdj3QtoTUweKd5AlbElmyy/Hw5S6d5w=; b=mI4QYnCTqD0YG1J6OzOawn8OjfS2Lv+z4ADjTru8CcMSaKE/AbiZBcPy eJrqLVHW2FRN+mDclSWpRPqOqLeOEmGK+3a850JDZjMRUCHCmGQlpecve OVdPN/WeCJdLOzpHf361yv93BrWTVkg+JbFDwoThPT9ML8eF4VrCh1f2/ N6ZQLh2z6C6BJ/JlCLFh0tHAFXkDvY6Yw4LfS0wV/PuTiv/4YBzFe9t7O vj6GTywka/VIes0kQAoHOfSPr6BHFi6QjBEIhaOKV3Y/LwnBmI1nq34Yk sgc/np7meDmIjMwU3PCksdxICLUv8kYUNMn8nPI1VwvlzxIQJTxEqA3Sd w==; X-IronPort-AV: E=Sophos;i="5.93,275,1654585200"; d="scan'208";a="188645501" Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa1.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 30 Aug 2022 05:53:21 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.12; Tue, 30 Aug 2022 05:53:21 -0700 Received: from wendy.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2507.12 via Frontend Transport; Tue, 30 Aug 2022 05:53:18 -0700 From: Conor Dooley To: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Palmer Dabbelt , Conor Dooley , Daire McNamara CC: Paul Walmsley , Albert Ou , Claudiu Beznea , , , , , "Rob Herring" Subject: [PATCH v4 02/13] dt-bindings: clk: microchip: mpfs: add reset controller support Date: Tue, 30 Aug 2022 13:52:39 +0100 Message-ID: <20220830125249.2373416-2-conor.dooley@microchip.com> X-Mailer: git-send-email 2.36.1 In-Reply-To: <20220830125110.2372514-1-conor.dooley@microchip.com> References: <20220830125110.2372514-1-conor.dooley@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED, SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The "peripheral" devices on PolarFire SoC can be put into reset, so update the device tree binding to reflect the presence of a reset controller. Reviewed-by: Rob Herring Reviewed-by: Daire McNamara Signed-off-by: Conor Dooley --- .../bindings/clock/microchip,mpfs.yaml | 17 +++++++++++++++-- 1 file changed, 15 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml b/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml index 016a4f378b9b..1d0b6a4fda42 100644 --- a/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml +++ b/Documentation/devicetree/bindings/clock/microchip,mpfs.yaml @@ -40,8 +40,21 @@ properties: const: 1 description: | The clock consumer should specify the desired clock by having the clock - ID in its "clocks" phandle cell. See include/dt-bindings/clock/microchip,mpfs-clock.h - for the full list of PolarFire clock IDs. + ID in its "clocks" phandle cell. + See include/dt-bindings/clock/microchip,mpfs-clock.h for the full list of + PolarFire clock IDs. + + resets: + maxItems: 1 + + '#reset-cells': + description: + The AHB/AXI peripherals on the PolarFire SoC have reset support, so from + CLK_ENVM to CLK_CFM. The reset consumer should specify the desired + peripheral via the clock ID in its "resets" phandle cell. + See include/dt-bindings/clock/microchip,mpfs-clock.h for the full list of + PolarFire clock IDs. + const: 1 required: - compatible -- 2.36.1