Received: by 2002:a05:6358:45e:b0:b5:b6eb:e1f9 with SMTP id 30csp283473rwe; Wed, 31 Aug 2022 02:46:57 -0700 (PDT) X-Google-Smtp-Source: AA6agR71sMjPSUiRAadH0nglP2FyIvReRqK0RHI9xl1i3WKbiACciADuJvnCyqNcOXI0QGbGGnLG X-Received: by 2002:a05:6a00:1a04:b0:52a:d4dc:5653 with SMTP id g4-20020a056a001a0400b0052ad4dc5653mr25377690pfv.69.1661939217590; Wed, 31 Aug 2022 02:46:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1661939217; cv=none; d=google.com; s=arc-20160816; b=VZOMHCoS0OXc3wza68FM9QGjP9iDaKsORnEu/7nIB2bOl2O6RYyor/3sMU94ophrKc FQwQnQP/+VC2xbPdZrJD2UKhewsgyXC4QLasxxWGYbj9lH7QugZbqCYk+f5HxPzLujDL nK3tcdy+a5XEYHLRlgTouW1ETATJsHj8+zuOV5nzVXctUGg6yhNDmY98lheFewrcXQNL RySu+tl+X3lo7jID5CnXN0FDIl6RMQuUMeW5V9tYnbuidSNABgBaN7VxWG8R0s4JxJqF vKBZggG1vSTUe+OBhbZbW/kGOEfsqbk7gapDy4ERTwwme1qvGqOj+OrnU97a5sbtOQiW 5Nqw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:date:cc:to:from:subject :message-id; bh=Wc9FyBMYFfhDmHrOjQ/OJhVv1UsER13sRU5G2YOOLzk=; b=1GJukXBZzQOdDkKNdKX2TMmmmKZnK5t+P5mlU7Ym1+GRVau9D69SMOrisWvsjA3cuw svPGocEY05hPf2wyIS7JqwcAxcHo68NfkXlhtwiZX9RHXpw01Kd34A0TRWHhg0UUvPhQ qeL1GZRwEalqbb3ws/p9zzTotFECERogSP0zkS6m+hKBP9Wd1bFOcWhEn0deMEkxqrMR NWNleuMi/rou5ufkCcEQrXtS3xYWOOOk0yL4CKFv7NWbqxYVTZJIVOmxqb83rilVFW4W 5lnarO6+adcTPHRI/rVP1+vC6610akclTl+ZLEyWKP4URBC8/HtL4h6/L/Ezwph5uvvm OPEw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f3-20020a056a00228300b005384773ae92si7683937pfe.172.2022.08.31.02.46.37; Wed, 31 Aug 2022 02:46:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230480AbiHaIg7 (ORCPT + 99 others); Wed, 31 Aug 2022 04:36:59 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47284 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231281AbiHaIg5 (ORCPT ); Wed, 31 Aug 2022 04:36:57 -0400 Received: from metis.ext.pengutronix.de (metis.ext.pengutronix.de [IPv6:2001:67c:670:201:290:27ff:fe1d:cc33]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 51E75A8CFC for ; Wed, 31 Aug 2022 01:36:56 -0700 (PDT) Received: from gallifrey.ext.pengutronix.de ([2001:67c:670:201:5054:ff:fe8d:eefb] helo=[IPv6:::1]) by metis.ext.pengutronix.de with esmtps (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1oTJDE-0008Cf-KV; Wed, 31 Aug 2022 10:36:40 +0200 Message-ID: Subject: Re: [PATCH v5 5/7] soc: imx: imx8mp-blk-ctrl: handle PCIe PHY resets From: Lucas Stach To: Richard Zhu , p.zabel@pengutronix.de, bhelgaas@google.com, lorenzo.pieralisi@arm.com, robh@kernel.org, shawnguo@kernel.org, vkoul@kernel.org, alexander.stein@ew.tq-group.com, marex@denx.de, richard.leitner@linux.dev Cc: linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-pci@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, linux-imx@nxp.com Date: Wed, 31 Aug 2022 10:36:39 +0200 In-Reply-To: <1661845564-11373-6-git-send-email-hongxing.zhu@nxp.com> References: <1661845564-11373-1-git-send-email-hongxing.zhu@nxp.com> <1661845564-11373-6-git-send-email-hongxing.zhu@nxp.com> Content-Type: text/plain; charset="UTF-8" User-Agent: Evolution 3.40.4 (3.40.4-1.fc34) MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-SA-Exim-Connect-IP: 2001:67c:670:201:5054:ff:fe8d:eefb X-SA-Exim-Mail-From: l.stach@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00,RCVD_IN_DNSWL_MED, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Dienstag, dem 30.08.2022 um 15:46 +0800 schrieb Richard Zhu: > From: Lucas Stach > > Dessert the PHY reset when powering up the domain and put it back > into reset when the domain is powered down. > > Signed-off-by: Lucas Stach According to patch submission guidelines you need to add your own sign- off when integrating this patch into your series. Please add in the next revision. Regards, Lucas > --- > drivers/soc/imx/imx8mp-blk-ctrl.c | 10 ++++++++++ > 1 file changed, 10 insertions(+) > > diff --git a/drivers/soc/imx/imx8mp-blk-ctrl.c b/drivers/soc/imx/imx8mp-blk-ctrl.c > index 4ca2ede6871b..6c939d68ba9a 100644 > --- a/drivers/soc/imx/imx8mp-blk-ctrl.c > +++ b/drivers/soc/imx/imx8mp-blk-ctrl.c > @@ -18,6 +18,8 @@ > #define GPR_REG0 0x0 > #define PCIE_CLOCK_MODULE_EN BIT(0) > #define USB_CLOCK_MODULE_EN BIT(1) > +#define PCIE_PHY_APB_RST BIT(4) > +#define PCIE_PHY_INIT_RST BIT(5) > > struct imx8mp_blk_ctrl_domain; > > @@ -75,6 +77,10 @@ static void imx8mp_hsio_blk_ctrl_power_on(struct imx8mp_blk_ctrl *bc, > case IMX8MP_HSIOBLK_PD_PCIE: > regmap_set_bits(bc->regmap, GPR_REG0, PCIE_CLOCK_MODULE_EN); > break; > + case IMX8MP_HSIOBLK_PD_PCIE_PHY: > + regmap_set_bits(bc->regmap, GPR_REG0, > + PCIE_PHY_APB_RST | PCIE_PHY_INIT_RST); > + break; > default: > break; > } > @@ -90,6 +96,10 @@ static void imx8mp_hsio_blk_ctrl_power_off(struct imx8mp_blk_ctrl *bc, > case IMX8MP_HSIOBLK_PD_PCIE: > regmap_clear_bits(bc->regmap, GPR_REG0, PCIE_CLOCK_MODULE_EN); > break; > + case IMX8MP_HSIOBLK_PD_PCIE_PHY: > + regmap_clear_bits(bc->regmap, GPR_REG0, > + PCIE_PHY_APB_RST | PCIE_PHY_INIT_RST); > + break; > default: > break; > }