Received: by 2002:a05:6358:45e:b0:b5:b6eb:e1f9 with SMTP id 30csp2029401rwe; Fri, 2 Sep 2022 07:34:09 -0700 (PDT) X-Google-Smtp-Source: AA6agR50Z2Iai9dGWQkgaxEmPyR1S8I0Cb3K6Flk3eaya6gd6wtSZb5crJA1vuJNCJ7HC810GST6 X-Received: by 2002:a17:906:cc16:b0:73d:d16c:609f with SMTP id ml22-20020a170906cc1600b0073dd16c609fmr26588651ejb.691.1662129249152; Fri, 02 Sep 2022 07:34:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1662129249; cv=none; d=google.com; s=arc-20160816; b=n/tAiqArrHIG7MtXB2BCowlvS+d5ri+Uai3x/bI0G53ImJqOi0+WM5itIoNxS0t/vS cg7RBxw9JMmzlrFrs4HDfqPtwL10dUTIukRl2hULRLuXCAQ8MbnUG//u5OjMCgS2AVf4 oC562MMuPVs9tp7ktIYem0b/Tva4DpibD1Qu+CIBWinWdsnJ3vzn4+K6OIlS58E6cavV CEXDxDp3rB93IjwOxgkm6904QBOZZAhDFnKcdwyOZP3wfWN6f80PsbGm5DJewL04uCYQ y87WVkVwCzKFS8dbPpuEhdbVIJQkL5gI4elqdCGJcKgsYYi08rc0uKx5EC6+SA45m3te nsDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=P0iK5J/Kk5JJXf01HqJ7u6VeKhE773dORSdPJfn62sE=; b=GVNGi2RIYTD+qin78R3EoPVdCfUDB9iruBNt0itrhk60ePmYkDZr2CFfUIBhNHNCb3 NJ8/EJVQxTeFp4SibajstuQhwaafLMg1Fx4u9PU6RhNJIb13Bk5cs/6MtSIvgft1XW3X N7aBiu38cJjJC3MRQ/6cfhZaRu50KwM6kxD6uV4IoZduVuEUITZ9Etp60YzRkzvSaBQs 3e2MNBRdKcHygloEWIRFjaPRO/NvmHBVLfz8O4Or5ssvOaPYG7G0hjlLoRMIht+ZjNcg P79gSeArD7SsdSfBYtxp3nVsOpD5YjteuouGoTvq6PKrIFS/HjKEw6tAteAdbii372WO bu9w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=mh180Hpg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id qa20-20020a170907869400b0070397358bcbsi2239276ejc.33.2022.09.02.07.33.40; Fri, 02 Sep 2022 07:34:09 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=mh180Hpg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238047AbiIBNy0 (ORCPT + 99 others); Fri, 2 Sep 2022 09:54:26 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45932 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238781AbiIBNxz (ORCPT ); Fri, 2 Sep 2022 09:53:55 -0400 Received: from sin.source.kernel.org (sin.source.kernel.org [IPv6:2604:1380:40e1:4800::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D82B3E926C; Fri, 2 Sep 2022 06:28:38 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sin.source.kernel.org (Postfix) with ESMTPS id 7F4C7CE2E56; Fri, 2 Sep 2022 12:34:21 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 65AF3C433D7; Fri, 2 Sep 2022 12:34:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1662122059; bh=TmXeJuglAgVGYW7Cjhjpvw7uoOB6YdgfC75RtXFbKEc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=mh180HpgYa8GphlfKjog5/HTDi5zqbySWn/RJV2t1iF2VkTcP6MIqg9kbrmTOAWtX sYn11OiuMyRzRx4lxf7Gh5fYr7UJGPmugt6NxXV6pAxf9bH5SpeBsTMF3dBwo5LN+y KfUJUS9zyGW8MnnqliFVoJh7GND9WW3zrVD80mlI= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Aric Cyr , Brian Chang , Ilya Bakoulin , Daniel Wheeler , Alex Deucher , Sasha Levin Subject: [PATCH 5.15 61/73] drm/amd/display: Fix pixel clock programming Date: Fri, 2 Sep 2022 14:19:25 +0200 Message-Id: <20220902121406.426904775@linuxfoundation.org> X-Mailer: git-send-email 2.37.3 In-Reply-To: <20220902121404.435662285@linuxfoundation.org> References: <20220902121404.435662285@linuxfoundation.org> User-Agent: quilt/0.67 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ilya Bakoulin [ Upstream commit 04fb918bf421b299feaee1006e82921d7d381f18 ] [Why] Some pixel clock values could cause HDMI TMDS SSCPs to be misaligned between different HDMI lanes when using YCbCr420 10-bit pixel format. BIOS functions for transmitter/encoder control take pixel clock in kHz increments, whereas the function for setting the pixel clock is in 100Hz increments. Setting pixel clock to a value that is not on a kHz boundary will cause the issue. [How] Round pixel clock down to nearest kHz in 10/12-bpc cases. Reviewed-by: Aric Cyr Acked-by: Brian Chang Signed-off-by: Ilya Bakoulin Tested-by: Daniel Wheeler Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin --- drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c | 2 ++ 1 file changed, 2 insertions(+) diff --git a/drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c b/drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c index 054823d12403d..5f1b735da5063 100644 --- a/drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c +++ b/drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c @@ -545,9 +545,11 @@ static void dce112_get_pix_clk_dividers_helper ( switch (pix_clk_params->color_depth) { case COLOR_DEPTH_101010: actual_pixel_clock_100hz = (actual_pixel_clock_100hz * 5) >> 2; + actual_pixel_clock_100hz -= actual_pixel_clock_100hz % 10; break; case COLOR_DEPTH_121212: actual_pixel_clock_100hz = (actual_pixel_clock_100hz * 6) >> 2; + actual_pixel_clock_100hz -= actual_pixel_clock_100hz % 10; break; case COLOR_DEPTH_161616: actual_pixel_clock_100hz = actual_pixel_clock_100hz * 2; -- 2.35.1