Received: by 2002:a05:6358:bb9e:b0:b9:5105:a5b4 with SMTP id df30csp4599097rwb; Tue, 6 Sep 2022 09:39:45 -0700 (PDT) X-Google-Smtp-Source: AA6agR7FhtFHa8fv8ldTke1bkQVJUHfrkdfan6kjnICqGIY7GyrKp57Xfi9vkKgMCxDZZndBPp47 X-Received: by 2002:a05:6a00:1a91:b0:52f:29e7:c32c with SMTP id e17-20020a056a001a9100b0052f29e7c32cmr56872150pfv.10.1662482385078; Tue, 06 Sep 2022 09:39:45 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1662482385; cv=pass; d=google.com; s=arc-20160816; b=l/vu+mfiExbcSfsiZCIvUnCUI3S+GUhZ2iYG4QNxiIt6Cpnla52ph6o/0JMcAV4whl ZT/aSgot8CmGJJ2q5LoR+Vqu86GI8p6dEGZ2L+otgV8jiu5zuBL21oMwlL9xuKwBYxlb LD1TEji6T7jyqM3XxC9byoJA16d7LLFBVmzHhN6YzjGO5+nXyBsUpz565zwoNIw1eAEL ofxfBb7o6LLeImXaoEUJJRNJ5NE3Jcxnlq3Cvei5T4z8xDl0UptA8nRUavxcHQ0Eaezz dm5NHKOB2WaXzzT38Qz/Bm4WQV85iTTS6fJI32nUcpVNA2ct0/gx1iMRas5ytjGPdJMa 1UyQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:content-transfer-encoding :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=SPNERYjPGhAdjhyZDco9ML7IVxH2tLGiq4SPkPsDxso=; b=qEVbvOmKHghhNYEixjSK0n6r/0qb4CPwnVUlFaZ2vczokIPhiUZ26y7cc2oZB/D6Xi qEeCntKU9W/TAodV06NlXzi2KZUSjf+sldYWvLWzitQSpWCLpy9VUDR4f29/+phOj4Am q1+/QE3COF9cuuGjxrCGcjgtuU/F8PJngTRvjeK8WkJjDe30S5ONtA6Z7mENLeIrIuxZ +rnjkX0AtrK7n8dEGYve6jel1Cp8zcT6eBECbL9vQp9CWWD1SRvvjVBK29NaW1VrTk08 COXck4J/vQkA+DKrcwUO7hL0jSzWOrRzHaRwvStVWERjHSOfQOA0TWzWVqNQZOnCycrp +37Q== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@nxp.com header.s=selector2 header.b=cBTNrHhu; arc=pass (i=1 spf=pass spfdomain=nxp.com dkim=pass dkdomain=nxp.com dmarc=pass fromdomain=nxp.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id y22-20020a170902b49600b00174ef08284dsi13126258plr.336.2022.09.06.09.39.33; Tue, 06 Sep 2022 09:39:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@nxp.com header.s=selector2 header.b=cBTNrHhu; arc=pass (i=1 spf=pass spfdomain=nxp.com dkim=pass dkdomain=nxp.com dmarc=pass fromdomain=nxp.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233819AbiIFPtb (ORCPT + 99 others); Tue, 6 Sep 2022 11:49:31 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:35224 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233820AbiIFPrs (ORCPT ); Tue, 6 Sep 2022 11:47:48 -0400 Received: from EUR05-AM6-obe.outbound.protection.outlook.com (mail-am6eur05on2071.outbound.protection.outlook.com [40.107.22.71]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3D4A1A721A; Tue, 6 Sep 2022 07:57:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=lIS6kd+rA2fKSaq66hOxjMaZKCoLPpnoa7+Wvx6KiS20o1yZK474oeNkaKdztd8K5YaR39sn+JwEhdtrhlk7LXezPJmAPK9zuoovOlNZ3g7wBPTd/bt/mJmqPK4jN8qmpxgaiKIRSdyZR6NCGA0F9HUnU3xC+fLBNb4LSJ3l4kXo9IOa68bb0Juonyf8/A8HbHMmH/H7kB+hbVaPaCTg/bb7JP6uIRhmHKttqvS5ScNNXlZICwR8oquSCrphC/tGX5aVar7cYOodarZ0qEOCCI6xQVz+vIKfiYd+bK6sKOOlQIsXBvLZIc0h9oFHBU5TU9xjdv3qwUWPjAAzJ8NFaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=SPNERYjPGhAdjhyZDco9ML7IVxH2tLGiq4SPkPsDxso=; b=b5LsgRSt34lACPshurq+4Ujoaf7euNTS+wi8sOgFtMsmK1NpklE4m2mPlchGX0DuZaA3G3jbwUkOlEK3z6ToRbii1dZC3+7fIDT3rNIB6XGgXwyg0NxJq6YGbJHrC4ntGZ8IzjlLzx+p9iVMQHV/Uy4UJAzTyMGAhe9J2fDPJFa7YqnudhhKFliMj+ptyKyebnQ6EXWnkpraX9AhIeTrKCVfsf9dGgNyDz8MKmjn59zgTwOD78eaOsGrmrFAbqAzhxXXa7aHZVb4aSX1+VdHEPd1JUSh9jQxlSFcH+m0IfJt+7+iAgzrgFKbXb9BZ2lYR+hdDKzAimLWASc/LHtUIw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=SPNERYjPGhAdjhyZDco9ML7IVxH2tLGiq4SPkPsDxso=; b=cBTNrHhu5qIf5rJOWuWfYbSIC3/RFzENvK5zkdXAqBUDhdas2OxTAO0fF6SpO6CWYw/bH5Im2JF2EuDLsRHh+2yYQZ0U+LCATOYbYyu9fLOMMflHNzc4s9ZIselr5tq05i+Pk7OCirUP+9cyneM2HPO/5M0u5i2dzMB8rDL5wDA= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from PAXPR04MB9185.eurprd04.prod.outlook.com (2603:10a6:102:231::11) by DB6PR0401MB2343.eurprd04.prod.outlook.com (2603:10a6:4:4a::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5588.17; Tue, 6 Sep 2022 14:57:50 +0000 Received: from PAXPR04MB9185.eurprd04.prod.outlook.com ([fe80::b152:60ce:3622:7962]) by PAXPR04MB9185.eurprd04.prod.outlook.com ([fe80::b152:60ce:3622:7962%4]) with mapi id 15.20.5566.021; Tue, 6 Sep 2022 14:57:49 +0000 From: Shenwei Wang To: Rob Herring , Krzysztof Kozlowski , Shawn Guo , Sascha Hauer Cc: Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Marcel Ziswiler , Alexander Stein , Marek Vasut , Max Krummenacher , Matthias Schiffer , Denys Drozdov , Tim Harvey , Dong Aisheng , Alex Marginean , Reinhold Mueller , Shenwei Wang , Viorel Suman , Abel Vesa , Ming Qian , Peng Fan , Li Yang , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev Subject: [PATCH RESEND v7 5/5] arm64: dts: freescale: add support for i.MX8DXL EVK board Date: Tue, 6 Sep 2022 09:55:28 -0500 Message-Id: <20220906145528.40079-6-shenwei.wang@nxp.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220906145528.40079-1-shenwei.wang@nxp.com> References: <20220906145528.40079-1-shenwei.wang@nxp.com> Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: BYAPR07CA0033.namprd07.prod.outlook.com (2603:10b6:a02:bc::46) To PAXPR04MB9185.eurprd04.prod.outlook.com (2603:10a6:102:231::11) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 41b21d0a-3c46-42f1-3485-08da90182aaa X-MS-TrafficTypeDiagnostic: DB6PR0401MB2343:EE_ X-LD-Processed: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: tjQi1IZm97IEqvZr57L65md2QQI871ew905erRqK2H2ghpOXYVHGZJfm7irkkKdLLtojAdkiOy5c2H8NLlLXoT+cXWHrbRF9Vld7eh04TJ1JNkobTFGp5bp1GGXcQF5MeoEtoRWEyYH9hKZhR8fxQt8+HBCliCEAO8qgkeR3f0eunUEHeq1/XDPb3FoGT8WfPurSKq9VLzCShpa0P+z3QehmIQV5cbU6A7b87xDZCklMwxslTBBx69VUcQXGs6fQr7o7lzYM5tAKJkbWFKnZx15k5q9HIWXnEi7lKqZnrnIft0JNR/p7iD3pL1eSXM3O1yyH7uA0NC2pvCEmuIEwCV7u29vEtKe+6o7op/cZkMUIWe1g/d7XofEOhgIKXjvUUV9C3VBUlqLOv/2Hc98unxGmhBIGHjM4GY5yNSOiDbD1bWt2Pi8uU6A31HRQYK7JGKGEUJdB5A3f5IPHBwUhquPdQ1z28rhqdh/YEQ3i2tZXMszNxWSS7mRrDdYSF/S6KYZsV++Xaqk+cxeBBidKoq6GQ83jggLlC5oj4f3UkAocx3Bm+Xo0yGeofewRrp6Uzq0oMtKI49lJzS2YdBZRJXplK79zj5JsWg7AfD7WgzwmG0UW928AUaQEV2VX2sZ8/BZItRhxmJ6Us4iYpKB68sctCUwyO4xWpcNOpy3RdYc3fxt8LvnePkUgu0Gxb+iFqSXGJBsZhiEBWNJR8cQLzqQ2o+yt4TdppJCyVT/QLV3nJXOUWKLzhYPDwryveweOFWGJhaB79PEy9Dt8lhaP3OS/KgdVK3cNq7riD+QMzmPjH/Vy8qWMJQBbkr4B/1iq X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:PAXPR04MB9185.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230016)(4636009)(396003)(39860400002)(366004)(136003)(376002)(346002)(186003)(1076003)(2616005)(41300700001)(5660300002)(8936002)(83380400001)(316002)(54906003)(478600001)(55236004)(26005)(52116002)(66946007)(6512007)(44832011)(8676002)(38350700002)(86362001)(2906002)(6506007)(66556008)(6486002)(30864003)(110136005)(66476007)(7416002)(38100700002)(6666004)(4326008)(36756003)(473944003)(414714003);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?jsF7s5sa7WA9mIBD5v9MjrjkDtwT2JFCq7tH+vZZH86xpFkF9mO1+f6MnIim?= =?us-ascii?Q?MuyeAOAZicM9Ptkd9B30PU9hAPU8D1fVeM6TM14UglbD8JqGY07pHRGjkaph?= =?us-ascii?Q?UI2gPG1XSriHvAmLtRilwruITbU9HWvDk0+vpUHXY+VCVjZCTwpp3my+d1Rm?= =?us-ascii?Q?R29hrklmsF22Vl3mk1RfcEPWCCKbGW0nMt773Aat/xDqssS7Extx8JKDr/7m?= =?us-ascii?Q?o5dW/G0VVgkwhMkIZ/UKCMFYxlUTTUQjTnBBu4xyIuSq+mLpJnG/O7cmmXAz?= =?us-ascii?Q?44I+Z1Wt0ToCOTKIaUHtiOl/FUZgks6sHoNdVx2iLBEo5XNCey6iqCUTm7c2?= =?us-ascii?Q?zikWQbQX2zdE0S0fU0TL3ayTkLSoPkUVfOmF3TVVHzHvRsLQgDWkg6uFkYoF?= =?us-ascii?Q?Cp34pOtMYzgDhTcXsl3Hjv9FuOuYvvnmnW6WwDJjYNYoamuT8Te/6YsxmFMS?= =?us-ascii?Q?DNrazN1uZIwpkioFGL9AHgc40nLk++v15g99Iw2VEEAs9R6t/075IvnV42Il?= =?us-ascii?Q?pHqu4CFAbaXCLg9wt03deVdWLX4ZPDsP3RUpVUmgJjjfACue4EuLvjsUbhJS?= =?us-ascii?Q?P1pF7k6yZZDPciHsUrcu1MjnIKPrBkISO35CnRpm1oOkr3njJHQyHdQ1k7UI?= =?us-ascii?Q?HGLrtACv+pm39SE3yWXu0zKf2oMcTSI4caq9owioQ0ANlM2Zp/DoFlMs47fC?= =?us-ascii?Q?JGTUlVr1prWg6g9k2WyoNvspvh+X3gal8LOEttbctZPEmdm9oX39cH98Dr/w?= =?us-ascii?Q?hfVzC1NDkSWNOddE7ctG1O4a2x9yJ7QKPnUrz9D3cuNtE58h+QKlM1PQFdtI?= =?us-ascii?Q?J5ih1LVPQMID50SHs5n9He2P1c+r3/26R+HxqVW7NLBW2lpDfvrHTx7ERc3j?= =?us-ascii?Q?i3EuOHjKu/Wdk3GEXZLmH0ldHSpYfuHUzGSVuyz8zBee8NuWw5yHOG3cSIA5?= =?us-ascii?Q?eb7QJiYmgjIL3D5giQWccIwrEnD42x5EOf9V/8dTfEZNCrrhJNnD1GYN2Yqk?= =?us-ascii?Q?z14/KcKdy+BYjjShe79yadsh7lSlhXUvqjPk6k6H35/pplCcS9uY6/pssAA7?= =?us-ascii?Q?ZQoK4+Gqf0o7OLGKYbUe8fCP9S+OurSFr6gd3uTjk3aSuUUoFPJCwkS5h8LR?= =?us-ascii?Q?t0jaCDFNPb6k+Q1tqy5/Y52qFBIP2DW/QKU9fmEHxB/pOhvQcGZGCD2z2WJW?= =?us-ascii?Q?G2YoDYRRRNIkUSZStfwI4AIsSydVBK8igAGo5D5tbOJhicN/RtC6WZ3ozYWv?= =?us-ascii?Q?UteLMM00aEUbMfDTHqruC3Vi4WnjkXMGWmNpsHVPajP6dmvoKqfDONGkGEtv?= =?us-ascii?Q?Vor6C/fLmbl/quLbCNkKQ/KGX1PmMVhDM3I0hCgOYiQGReULNtyx+TnPmHgm?= =?us-ascii?Q?lI52Fovfn51banus2QZT95LTRN4i7gkgyau7Kg898IrJjv+L21gFH0jXk1cF?= =?us-ascii?Q?Lfg0KOR/m/hydXdOLlXRaFw8wskwuq3RXBbgysaRh8RbDE7bk3cqf9jbBRBo?= =?us-ascii?Q?WYJG4Qt0UlSFtak6lLz+VuLjHyuMOY38gBDJ50LyWMtUqF3E/Uyw8JhorgY4?= =?us-ascii?Q?crVjdh0bw2S7Erk44H0B6e/007DdeBeaWuy4c44q?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 41b21d0a-3c46-42f1-3485-08da90182aaa X-MS-Exchange-CrossTenant-AuthSource: PAXPR04MB9185.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 06 Sep 2022 14:57:49.7633 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: p37DD96dXc1kkHHmtkcdew4LMvZhKk/ZeD9KUTxloZJ+7hOuR3A0OD3UUCfJoK5uUiVCUSrxWqWr2eril4P54Q== X-MS-Exchange-Transport-CrossTenantHeadersStamped: DB6PR0401MB2343 X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_NONE, RCVD_IN_MSPIKE_H2,SPF_HELO_PASS,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is to support the EVK (Evaluation Kit Board) for the i.MX8DXL. The patch has enabled the serial console, SD/EMMC interface, and the eqos and fec ethernet network. Signed-off-by: Shenwei Wang --- arch/arm64/boot/dts/freescale/Makefile | 1 + arch/arm64/boot/dts/freescale/imx8dxl-evk.dts | 426 ++++++++++++++++++ 2 files changed, 427 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-evk.dts diff --git a/arch/arm64/boot/dts/freescale/Makefile b/arch/arm64/boot/dts/freescale/Makefile index 8bf7f7ecebaa..2741205efe84 100644 --- a/arch/arm64/boot/dts/freescale/Makefile +++ b/arch/arm64/boot/dts/freescale/Makefile @@ -48,6 +48,7 @@ dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-85bb.dtb dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-899b.dtb dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-9999.dtb +dtb-$(CONFIG_ARCH_MXC) += imx8dxl-evk.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-beacon-kit.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-data-modul-edm-sbc.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-ddr4-evk.dtb diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts b/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts new file mode 100644 index 000000000000..868c75945af3 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts @@ -0,0 +1,426 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020, 2022 NXP + */ + +/dts-v1/; + +#include "imx8dxl.dtsi" + +/ { + model = "Freescale i.MX8DXL EVK"; + compatible = "fsl,imx8dxl-evk", "fsl,imx8dxl"; + + aliases { + i2c2 = &i2c2; + mmc0 = &usdhc1; + mmc1 = &usdhc2; + serial0 = &lpuart0; + }; + + chosen { + stdout-path = &lpuart0; + }; + + memory@80000000 { + device_type = "memory"; + reg = <0x00000000 0x80000000 0 0x40000000>; + }; + + reserved-memory { + #address-cells = <2>; + #size-cells = <2>; + ranges; + + /* + * Memory reserved for optee usage. Please do not use. + * This will be automatically added to dtb if OP-TEE is installed. + * optee@96000000 { + * reg = <0 0x96000000 0 0x2000000>; + * no-map; + * }; + */ + + /* global autoconfigured region for contiguous allocations */ + linux,cma { + compatible = "shared-dma-pool"; + reusable; + size = <0 0x14000000>; + alloc-ranges = <0 0x98000000 0 0x14000000>; + linux,cma-default; + }; + }; + + mux3_en: regulator-0 { + compatible = "regulator-fixed"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + regulator-name = "mux3_en"; + gpio = <&pca6416_2 8 GPIO_ACTIVE_LOW>; + regulator-always-on; + }; + + reg_fec1_sel: regulator-1 { + compatible = "regulator-fixed"; + regulator-name = "fec1_supply"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&pca6416_1 11 GPIO_ACTIVE_HIGH>; + regulator-always-on; + status = "disabled"; + }; + + reg_fec1_io: regulator-2 { + compatible = "regulator-fixed"; + regulator-name = "fec1_io_supply"; + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + gpio = <&max7322 0 GPIO_ACTIVE_HIGH>; + enable-active-high; + regulator-always-on; + status = "disabled"; + }; + + reg_usdhc2_vmmc: regulator-3 { + compatible = "regulator-fixed"; + regulator-name = "SD1_SPWR"; + regulator-min-microvolt = <3000000>; + regulator-max-microvolt = <3000000>; + gpio = <&lsio_gpio4 30 GPIO_ACTIVE_HIGH>; + enable-active-high; + off-on-delay-us = <3480>; + }; +}; + +&eqos { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_eqos>; + phy-mode = "rgmii-id"; + phy-handle = <ðphy0>; + nvmem-cells = <&fec_mac1>; + nvmem-cell-names = "mac-address"; + snps,reset-gpios = <&pca6416_1 2 GPIO_ACTIVE_LOW>; + snps,reset-delays-us = <10 20 200000>; + status = "okay"; + + mdio { + compatible = "snps,dwmac-mdio"; + #address-cells = <1>; + #size-cells = <0>; + + ethphy0: ethernet-phy@0 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <0>; + eee-broken-1000t; + qca,disable-smarteee; + vddio-supply = <&vddio0>; + + vddio0: vddio-regulator { + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + }; + }; + }; +}; + +/* + * fec1 shares the some PINs with usdhc2. + * by default usdhc2 is enabled in this dts. + * Please disable usdhc2 to enable fec1 + */ +&fec1 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_fec1>; + phy-mode = "rgmii-txid"; + phy-handle = <ðphy1>; + fsl,magic-packet; + rx-internal-delay-ps = <2000>; + nvmem-cells = <&fec_mac0>; + nvmem-cell-names = "mac-address"; + status = "disabled"; + + mdio { + #address-cells = <1>; + #size-cells = <0>; + + ethphy1: ethernet-phy@1 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <1>; + reset-gpios = <&pca6416_1 0 GPIO_ACTIVE_LOW>; + reset-assert-us = <10000>; + qca,disable-smarteee; + vddio-supply = <&vddio1>; + + vddio1: vddio-regulator { + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + }; + }; + }; +}; + +&i2c2 { + #address-cells = <1>; + #size-cells = <0>; + clock-frequency = <100000>; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_i2c2>; + status = "okay"; + + pca6416_1: gpio@20 { + compatible = "ti,tca6416"; + reg = <0x20>; + gpio-controller; + #gpio-cells = <2>; + }; + + pca6416_2: gpio@21 { + compatible = "ti,tca6416"; + reg = <0x21>; + gpio-controller; + #gpio-cells = <2>; + }; + + pca9548_1: i2c-mux@70 { + compatible = "nxp,pca9548"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x70>; + + i2c@0 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0>; + + max7322: gpio@68 { + compatible = "maxim,max7322"; + reg = <0x68>; + gpio-controller; + #gpio-cells = <2>; + status = "disabled"; + }; + }; + + i2c@4 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x4>; + }; + + i2c@5 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x5>; + }; + + i2c@6 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x6>; + }; + }; +}; + +&lpuart0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_lpuart0>; + status = "okay"; +}; + +&lsio_gpio4 { + status = "okay"; +}; + +&lsio_gpio5 { + status = "okay"; +}; + +&thermal_zones { + pmic-thermal0 { + polling-delay-passive = <250>; + polling-delay = <2000>; + thermal-sensors = <&tsens IMX_SC_R_PMIC_0>; + + trips { + pmic_alert0: trip0 { + temperature = <110000>; + hysteresis = <2000>; + type = "passive"; + }; + + pmic_crit0: trip1 { + temperature = <125000>; + hysteresis = <2000>; + type = "critical"; + }; + }; + + cooling-maps { + map0 { + trip = <&pmic_alert0>; + cooling-device = + <&A35_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, + <&A35_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; + }; + }; + }; +}; + +&usdhc1 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_usdhc1>; + bus-width = <8>; + no-sd; + no-sdio; + non-removable; + status = "okay"; +}; + +&usdhc2 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + bus-width = <4>; + vmmc-supply = <®_usdhc2_vmmc>; + cd-gpios = <&lsio_gpio5 1 GPIO_ACTIVE_LOW>; + wp-gpios = <&lsio_gpio5 0 GPIO_ACTIVE_HIGH>; + status = "okay"; +}; + +&iomuxc { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_hog>; + + pinctrl_hog: hoggrp { + fsl,pins = < + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHB_PAD 0x000514a0 + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHK_PAD 0x000014a0 + IMX8DXL_SPI3_CS0_ADMA_ACM_MCLK_OUT1 0x0600004c + IMX8DXL_SNVS_TAMPER_OUT1_LSIO_GPIO2_IO05_IN 0x0600004c + >; + }; + + pinctrl_usbotg1: usbotg1grp { + fsl,pins = < + IMX8DXL_USB_SS3_TC0_CONN_USB_OTG1_PWR 0x00000021 + >; + }; + + pinctrl_usbotg2: usbotg2grp { + fsl,pins = < + IMX8DXL_USB_SS3_TC1_CONN_USB_OTG2_PWR 0x00000021 + >; + }; + + pinctrl_eqos: eqosgrp { + fsl,pins = < + IMX8DXL_ENET0_MDC_CONN_EQOS_MDC 0x06000020 + IMX8DXL_ENET0_MDIO_CONN_EQOS_MDIO 0x06000020 + IMX8DXL_ENET1_RGMII_RXC_CONN_EQOS_RGMII_RXC 0x06000020 + IMX8DXL_ENET1_RGMII_RXD0_CONN_EQOS_RGMII_RXD0 0x06000020 + IMX8DXL_ENET1_RGMII_RXD1_CONN_EQOS_RGMII_RXD1 0x06000020 + IMX8DXL_ENET1_RGMII_RXD2_CONN_EQOS_RGMII_RXD2 0x06000020 + IMX8DXL_ENET1_RGMII_RXD3_CONN_EQOS_RGMII_RXD3 0x06000020 + IMX8DXL_ENET1_RGMII_RX_CTL_CONN_EQOS_RGMII_RX_CTL 0x06000020 + IMX8DXL_ENET1_RGMII_TXC_CONN_EQOS_RGMII_TXC 0x06000020 + IMX8DXL_ENET1_RGMII_TXD0_CONN_EQOS_RGMII_TXD0 0x06000020 + IMX8DXL_ENET1_RGMII_TXD1_CONN_EQOS_RGMII_TXD1 0x06000020 + IMX8DXL_ENET1_RGMII_TXD2_CONN_EQOS_RGMII_TXD2 0x06000020 + IMX8DXL_ENET1_RGMII_TXD3_CONN_EQOS_RGMII_TXD3 0x06000020 + IMX8DXL_ENET1_RGMII_TX_CTL_CONN_EQOS_RGMII_TX_CTL 0x06000020 + >; + }; + + pinctrl_fec1: fec1grp { + fsl,pins = < + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB0_PAD 0x000014a0 + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB1_PAD 0x000014a0 + IMX8DXL_ENET0_MDC_CONN_ENET0_MDC 0x06000020 + IMX8DXL_ENET0_MDIO_CONN_ENET0_MDIO 0x06000020 + IMX8DXL_ENET0_RGMII_RXC_CONN_ENET0_RGMII_RXC 0x00000060 + IMX8DXL_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0 0x00000060 + IMX8DXL_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1 0x00000060 + IMX8DXL_ENET0_RGMII_RXD2_CONN_ENET0_RGMII_RXD2 0x00000060 + IMX8DXL_ENET0_RGMII_RXD3_CONN_ENET0_RGMII_RXD3 0x00000060 + IMX8DXL_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL 0x00000060 + IMX8DXL_ENET0_RGMII_TXC_CONN_ENET0_RGMII_TXC 0x00000060 + IMX8DXL_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0 0x00000060 + IMX8DXL_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1 0x00000060 + IMX8DXL_ENET0_RGMII_TXD2_CONN_ENET0_RGMII_TXD2 0x00000060 + IMX8DXL_ENET0_RGMII_TXD3_CONN_ENET0_RGMII_TXD3 0x00000060 + IMX8DXL_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL 0x00000060 + >; + }; + + pinctrl_lpspi3: lpspi3grp { + fsl,pins = < + IMX8DXL_SPI3_SCK_ADMA_SPI3_SCK 0x6000040 + IMX8DXL_SPI3_SDO_ADMA_SPI3_SDO 0x6000040 + IMX8DXL_SPI3_SDI_ADMA_SPI3_SDI 0x6000040 + IMX8DXL_SPI3_CS1_ADMA_SPI3_CS1 0x6000040 + >; + }; + + pinctrl_i2c2: i2c2grp { + fsl,pins = < + IMX8DXL_SPI1_SCK_ADMA_I2C2_SDA 0x06000021 + IMX8DXL_SPI1_SDO_ADMA_I2C2_SCL 0x06000021 + >; + }; + + pinctrl_cm40_lpuart: cm40lpuartgrp { + fsl,pins = < + IMX8DXL_ADC_IN2_M40_UART0_RX 0x06000020 + IMX8DXL_ADC_IN3_M40_UART0_TX 0x06000020 + >; + }; + + pinctrl_i2c3: i2c3grp { + fsl,pins = < + IMX8DXL_SPI1_CS0_ADMA_I2C3_SDA 0x06000021 + IMX8DXL_SPI1_SDI_ADMA_I2C3_SCL 0x06000021 + >; + }; + + pinctrl_lpuart0: lpuart0grp { + fsl,pins = < + IMX8DXL_UART0_RX_ADMA_UART0_RX 0x06000020 + IMX8DXL_UART0_TX_ADMA_UART0_TX 0x06000020 + >; + }; + + pinctrl_usdhc1: usdhc1grp { + fsl,pins = < + IMX8DXL_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041 + IMX8DXL_EMMC0_CMD_CONN_EMMC0_CMD 0x00000021 + IMX8DXL_EMMC0_DATA0_CONN_EMMC0_DATA0 0x00000021 + IMX8DXL_EMMC0_DATA1_CONN_EMMC0_DATA1 0x00000021 + IMX8DXL_EMMC0_DATA2_CONN_EMMC0_DATA2 0x00000021 + IMX8DXL_EMMC0_DATA3_CONN_EMMC0_DATA3 0x00000021 + IMX8DXL_EMMC0_DATA4_CONN_EMMC0_DATA4 0x00000021 + IMX8DXL_EMMC0_DATA5_CONN_EMMC0_DATA5 0x00000021 + IMX8DXL_EMMC0_DATA6_CONN_EMMC0_DATA6 0x00000021 + IMX8DXL_EMMC0_DATA7_CONN_EMMC0_DATA7 0x00000021 + IMX8DXL_EMMC0_STROBE_CONN_EMMC0_STROBE 0x00000041 + >; + }; + + pinctrl_usdhc2_gpio: usdhc2gpiogrp { + fsl,pins = < + IMX8DXL_ENET0_RGMII_TX_CTL_LSIO_GPIO4_IO30 0x00000040 /* RESET_B */ + IMX8DXL_ENET0_RGMII_TXD1_LSIO_GPIO5_IO00 0x00000021 /* WP */ + IMX8DXL_ENET0_RGMII_TXD2_LSIO_GPIO5_IO01 0x00000021 /* CD */ + >; + }; + + pinctrl_usdhc2: usdhc2grp { + fsl,pins = < + IMX8DXL_ENET0_RGMII_RXC_CONN_USDHC1_CLK 0x06000041 + IMX8DXL_ENET0_RGMII_RX_CTL_CONN_USDHC1_CMD 0x00000021 + IMX8DXL_ENET0_RGMII_RXD0_CONN_USDHC1_DATA0 0x00000021 + IMX8DXL_ENET0_RGMII_RXD1_CONN_USDHC1_DATA1 0x00000021 + IMX8DXL_ENET0_RGMII_RXD2_CONN_USDHC1_DATA2 0x00000021 + IMX8DXL_ENET0_RGMII_RXD3_CONN_USDHC1_DATA3 0x00000021 + IMX8DXL_ENET0_RGMII_TXD0_CONN_USDHC1_VSELECT 0x00000021 + >; + }; +}; -- 2.25.1